

# High Efficiency, 1MHz, 1.2A Buck-Boost DC/DC Regulator

### **General Description**

The SY20516A operates over an input voltage range from 2.6V to 5.5V, and can provide up to 1.2A to the load.

The device uses a 1MHz fixed frequency, pulse-width-modulation (PWM) architecture to obtain high efficiency, while enabling a small solution size. Under light load, the part switches automatically to PFM mode to maintain high efficiency.

The output voltage can be configured between 2.6V and 3.8V using a resistor divider. A soft-start circuit limits the power-up inrush current, and can be configured using an external capacitor. A simple RC series compensation network ensures stable operation across the range of loads and input voltages.

The device has an  $I_Q$  of 60  $\mu A$  (typ.). During shutdown, the load is disconnected from the battery, and the quiescent current is reduced to 0.1  $\mu A$  (typ.)

The SY20516A is designed to supply systems powered by either a two cell or three cell alkaline, Ni-Cd or Ni-MH battery, or a single cell Li-Ion or Li-polymer battery.

The device is available in a 3mm×3mm DFN package.

#### **Features**

- 2.6V to 5.5V Input Voltage Range
- 1.2A Output Current capability
- 1 MHz Fixed Frequency Operation
- 60 μA Quiescent Current (no load, typ.)
- 0.1 μA Shutdown Current (typ.)
- Seamless transition between operating modes
- Output disconnect during shutdown
- Application configurable soft-start
- Power Good Indicator
- Built in thermal, output short UVLO and OVP protections.
- Compact Package: DFN3×3-14

### **Applications**

- Two cell and three cell alkaline, Ni-Cd or Ni-MH, or single cell Li batteries used in portable applications
- Handheld Instruments
- MP3/MP4 Players
- Digital Cameras/Camcorders
- IoT devices

### **Typical Application**



Figure 1. Schematic diagram



Figure 2. Efficiency



# **Ordering Information**

| Ordering<br>Part<br>Number | Package type                                    | Top<br>Mark   |  |
|----------------------------|-------------------------------------------------|---------------|--|
| SY20516ADPC                | DFN3×3-14<br>RoHS-Compliant and<br>Halogen-Free | WQ <i>xyz</i> |  |

# Pinout (top view)



# **Pin Description**

| Pin Name | Pin Number | Description                                                                                                                                                                                                             |
|----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PVIN     | 1          | Power input pin. Decouple this pin to GND with at least a 22µF ceramic cap. Minimize the loop area formed by input cap, PVIN pin and GND paddles.                                                                       |
| SVIN     | 2          | Signal power input pin. Decouple this pin to GND with at least a 1µF ceramic cap.                                                                                                                                       |
| OUT      | 3          | Output of the synchronous rectifier. Decouple this pin to GND with at least a 22µF ceramic cap. Minimize the loop area formed by output cap, OUT pin and GND paddles.                                                   |
| EN       | 4          | Enable control. Pull high to turn on. Internal integrated with $1M\Omega$ pull-down resistor.                                                                                                                           |
| FB       | 5          | Output feedback pin. Connect this pin to the center point of the output resistor divider to program the output voltage.                                                                                                 |
| COMP     | 6          | External compensation for voltage loop.                                                                                                                                                                                 |
| SGND     | 7          | Signal ground pin.                                                                                                                                                                                                      |
| NC       | 8          | Not connected.                                                                                                                                                                                                          |
| SS       | 9          | Connect this pin to a soft-start capacitor to program soft-start time.                                                                                                                                                  |
| ISET     | 10         | Apply a resistor and capacitor parallel network to sense the output average current. If V <sub>ISET</sub> is lower than 0.1V, IC will go into PFM mode. Do not let it floating. Tie to ground for forced PWM operation. |
| PG       | 11         | Power good indicator.                                                                                                                                                                                                   |
| LX2      | 12         | Inductor connection 2. Connect this node to the switching node of the inductor.                                                                                                                                         |
| PGND     | 13         | Power ground pin.                                                                                                                                                                                                       |
| LX1      | 14         | Inductor connection 1 Connect this node to the switching node of the inductor.                                                                                                                                          |
| GND      | Paddle     | Power ground.                                                                                                                                                                                                           |





# **Absolute Maximum Ratings**

| Parameter (Note 1)                | Min  | Max | Unit |
|-----------------------------------|------|-----|------|
| OUT                               | -0.3 | 4   | /    |
| All Other Pins                    | -0.3 | 6   | V    |
| Junction Temperature, Operating   | -40  | 150 |      |
| Lead Temperature (Soldering, 10s) |      | 260 | °C   |
| Storage Temperature               | -65  | 150 |      |

### **Thermal Information**

| Parameter (Note 2)                                     | Тур | Unit |
|--------------------------------------------------------|-----|------|
| θ <sub>JA</sub> Junction-to-Ambient Thermal Resistance | 38  | °C/W |
| θ <sub>JC</sub> Junction-to-Case Thermal Resistance    | 8   | C/VV |
| $P_D$ Power Dissipation $T_A = 25^{\circ}C$            | 3.3 | W    |

# **Recommended Operating Conditions**

| Parameter (Note 3)   | Min | Max | Unit |
|----------------------|-----|-----|------|
| Supply Input Voltage | 2.6 | 5.5 | V    |
| Output Voltage       | 2.6 | 3.8 | V    |
| Junction Temperature | -40 | 125 | ۰,   |
| Ambient Temperature  | -40 | 85  |      |



#### **Electrical Characteristics**

(VIN = 4.2V, VOUT = 3.3V, L =2.2µH, COUT = 22µF×2, TA = 25°C, IOUT = 1A unless otherwise specified)

| Parameter                       | Symbol                 | Test Conditions                                                              | Min   | Тур  | Max   | Unit |
|---------------------------------|------------------------|------------------------------------------------------------------------------|-------|------|-------|------|
| Input Voltage Range             | V <sub>IN</sub>        |                                                                              | 2.6   |      | 5.5   | V    |
| Output Voltage Range            | V <sub>OUT</sub>       |                                                                              | 2.6   |      | 3.8   | V    |
| Quiescent Current               | IQ                     | $I_{OUT}$ =0, EN=1,<br>ISET=150kΩ,<br>FB=105%×V <sub>REF</sub>               |       | 60   | 100   | μΑ   |
| Shutdown Current                | I <sub>SHDN</sub>      | EN=0                                                                         |       | 0.1  | 1     | μΑ   |
| Feedback Reference Voltage      | $V_{REF}$              |                                                                              | 0.591 | 0.6  | 0.609 | V    |
| NFET R <sub>DS(ON)</sub>        | R <sub>DS(ON)1</sub>   |                                                                              |       | 100  |       | mΩ   |
| PFET R <sub>DS(ON)</sub>        | R <sub>DS(ON)2</sub>   |                                                                              |       | 100  |       | mΩ   |
| Input Peak Current Limit        | I <sub>LIM</sub>       |                                                                              | 3.5   | 4    |       | Α    |
| Output Negative Current Limit   | I <sub>NEG</sub>       |                                                                              |       | -1   |       | Α    |
| Soft-start Current              | Iss                    | Soft-start time: $t_{ss} = \frac{0.7 \text{V}}{\text{I}_{ss}} \times C_{ss}$ |       | 5    |       | μΑ   |
| EN Rising Threshold             | V <sub>ENH</sub>       |                                                                              | 1.5   |      |       | V    |
| EN Falling Threshold            | V <sub>ENL</sub>       |                                                                              |       |      | 0.4   | V    |
| Input UVLO Rising Threshold     | $V_{\text{UVLO}}$      |                                                                              |       | 2.45 | 2.55  | V    |
| UVLO Hysteresis                 | V <sub>HYS</sub>       |                                                                              |       | 0.2  |       | V    |
| PG Under-voltage Threshold      | $V_{FB,UV}$            |                                                                              |       | 0.48 |       | V    |
| PG Over-voltage Threshold       | $V_{FB,OV}$            |                                                                              |       | 0.72 |       | V    |
| Output Current Sense            | I <sub>SET</sub>       | I <sub>OUT</sub> =1A                                                         |       | 5    |       | μΑ   |
| Output Over Voltage Protection  | V <sub>OVP</sub>       |                                                                              |       | 125  |       | %    |
| OVP Protection Delay Time       | t <sub>OVP_delay</sub> |                                                                              |       | 16   |       | μs   |
| ISET Pin Threshold for PFM Mode | $V_{PFM}$              |                                                                              | 0.08  | 0.1  | 0.12  | V    |
| Oscillator Frequency            | fosc                   | I <sub>OUT</sub> =1.0A                                                       | 8.0   | 1.0  | 1.2   | MHz  |
| Min Duty Cycle                  |                        | Boost & Buck                                                                 |       | 10   |       | %    |
| Max Duty Cycle                  |                        | Boost & Buck                                                                 |       | 90   |       | %    |
| Thermal Shutdown Temperature    | T <sub>SD</sub>        |                                                                              |       | 150  |       | °C   |
| Thermal Shutdown Hysteresis     | T <sub>HYS</sub>       |                                                                              |       | 15   |       | °C   |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2:  $^{\theta}$  JA is measured in the natural convection at TA = 25°C on a low effective single layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard. Paddle of DFN3X3-14 packages is the case position for  $^{\theta}$  JC measurement.

**Note 3:** The device is not guaranteed to function outside its operating conditions.



# Typical Performance Characteristics ( $T_A = 25^{\circ}C$ , $V_{OUT} = 3.3V$ , $L = 2.2 \mu H$ , $C_{OUT} = 44 \mu F$ , unless otherwise specified.)







Time (1µs/div)

















Time (200µs/div)



Time (2ms/div)



Time (2ms/div)













Time (400µs/div)

#### Shutdown From Enable



Time (400µs/div)

# $\begin{array}{c} \text{Startup From V}_{IN} \\ (\text{V}_{IN}\text{=}3.6\text{V}, \text{V}_{OUT}\text{=}3.3\text{V}, \text{I}_{LOAD}\text{=}1.2\text{A}) \end{array}$



Time (2ms/div)

#### Shutdown From $V_{\text{IN}}$



Time (400µs/div)

#### Short Circuit Protection



Time (2ms/div)

# Short Circuit Protection



Time (2ms/div)















1A/div















Time (200µs/div)



Time (2ms/div)







### **Operation**

The device uses a 1MHz fixed frequency, pulse-width-modulation (PWM) architecture to obtain high efficiency, while enabling a small solution size. Under light load, the part switches automatically to PFM mode to maintain high efficiency.

The output voltage can be configured between 2.6V and 3.8V using a resistor divider. A soft-start circuit limits the power-up inrush current, and can be configured using an external capacitor. A simple RC series compensation network ensures stable operation across the range of loads and input voltages.

Selecting the passive components to meet the application requirements is described below.

### **Application Information**

#### Feedback Resistor Divider R1 and R2

Choose  $R_1$  and  $R_2$  to program the proper output voltage. To minimize the power consumption under light load, it is desirable to choose large resistance values for both  $R_1$  and  $R_2$ . A value between 10k and 1M is recommended for both resistors. If  $R_1$ =100k is chosen, then  $R_2$  can be calculated to be:

$$R_2 = \frac{0.6R_1}{V_{\text{OUT}} - 0.6}(\Omega)$$



#### Input Capacitor CIN

With the maximum load current of 1.2A, a typical X5R or better grade ceramic capacitor with 6.3V rating and greater than 22µF capacitance is recommended. Using low ESR ceramic capacitors able to handle the input current ripple is recommended. Using two low ESR capacitors in parallel is recommended for applications where lower input voltage ripple is beneficial. Place the ceramic capacitor(s) close to the  $V_{\text{IN}}$  and GND pins. Care should be taken to minimize the loop area formed by  $C_{\text{IN}}$ , and VIN/GND pins.

#### **Output Capacitor Cout**

Both steady state ripple and transient requirements must be taken into account when selecting this capacitor. Using two X5R or better grade ceramic capacitors in parallel, with a 6.3V voltage rating and a capacitance higher than  $22\mu F$  is recommended for most applications.

#### **Output Inductor L:**

There are several considerations in choosing this inductor.

 Choose the inductance to provide the desired ripple current. It is suggested to choose the ripple current to be around 40% of the maximum average input current. The inductance is calculated as:

$$L = \frac{V_{\rm OUT} (1 - V_{\rm OUT} / V_{\rm IN\_MAX})}{F_{\rm SW} \times I_{\rm OUT~MAX} \times 40\%} \text{(H)} \label{eq:L}$$

where F<sub>SW</sub> is the switching frequency and I<sub>OUT\_MAX</sub> is the maximum load current.

SY20516A is less sensitive to ripple current variations. Consequently, the final choice of inductance can be slightly different than the calculated value without significantly impacting the performance.

 The saturation current rating of an inductor must be selected to guarantee an adequate margin to the peak inductor current under full load conditions.

The maximum peak current happens under minimum input voltage condition.

$$I_{\text{SAT,MIN}} > \left(\frac{V_{\text{OUT}}}{V_{\text{IN\_MIN}}}\right) \times I_{\text{OUT, MAX}} + \frac{V_{\text{IN\_MIN}}}{V_{\text{OUT}}} \frac{(V_{\text{OUT}} - V_{\text{IN\_MIN}})}{2 \times F_{\text{SW}} \times L}$$

3) The DCR of the inductor and the core loss at the switching frequency must be low enough to meet the desired efficiency requirements. It is desirable to choose an inductor with DCR<15m  $\Omega$  to achieve a good overall efficiency.





#### **Enable Operation**

Pulling the EN pin low (<0.4V) will shut down the device. During shutdown, the SY20516A the current drops to lower than 0.1 $\mu$ A. Driving the EN pin high (>1.5V) will turn on the IC again.

#### **Soft-start Programming**

The SY20516A provides an external soft-start pin that gradually raises the output voltage. The soft-start time can be programmed by using an external capacitor between the SS pin and GND. The soft-start time can be calculated using the following formula:

$$t_{ss} = \frac{0.7}{I_{ss}} \times C_{ss}$$

As an example, using a 20nF capacitor will determine a typical soft-start time of 2.8ms. Don't leave SS pin floating.

#### **Power Good Indicator**

The PG pin is an open-drain output. The pins is actively driven low when the voltage measured at the FB pin is below 0.48V or above 0.72V. This translates to the output voltage being 20% below or above the target voltage set by the resistor divider.

The PG pin is also driven low during the start-up sequence, as soon as the voltage at the  $P_{VIN}$  pin reaches the  $V_{UVLO}$  level, and until the output voltage raises to 80% of the configured value.

For proper operation, the pin requires a pull-up resistor to a voltage rail within the operating voltage range.

During normal operation, when the output is within +/-20% of the target, the output is Hi-Z and the pull-up resistor ensures a high level for interfacing to the rest of the system.

#### Thermal protection

SY20516A includes over temperature protection circuitry to prevent overheating due to excessive power dissipation. This will shut down the device when the junction temperature exceeds 150°C. Once the junction temperature cools down by approximately 15°C, the device will resume normal operation after a complete soft-start cycle. For continuous operation, provide adequate cooling so that the junction temperature does not exceed the thermal protection threshold.

#### **Short circuit protection**

The SY20516A includes short circuit protection. If VOUT < ~50% of the set point and the device is in current limit, the short circuit protection mode will be initiated and the device will enter hic-cup protection mode. During hic-cup protection mode, the device will try to restart, and the cycle of hic-cup is approximately 4ms. If the output fault conditions are removed, the device will go back to normal operation on the nearest hic-cup on time with a complete soft start cycle.

#### **Over Voltage Protection**

The SY20516A includes output over voltage protection. If the feedback voltage rises above 125% of the feedback reference voltage the protection will be triggered after a 16µs delay. The device resumes operation once the overvoltage condition is removed.



# **Application Schematic (Vout = 3.3V)**



# **BOM List**

| Reference Designator | Description                           | Part Number    | Manufacturer |  |
|----------------------|---------------------------------------|----------------|--------------|--|
| U <sub>1</sub>       | Buck-Boost Converter                  | SY20516ADPC    | Silergy      |  |
| L <sub>1</sub>       | 2.2µH/5.1A inductor                   | VLP6045LT-2R2N | TDK          |  |
| C <sub>1</sub>       | 100µF/16V<br>(electrolytic capacitor) |                |              |  |
| $C_2$ , $C_3$        | 22µF/6.3V, 0805, X5R                  | C2012X5R0J226M | TDK          |  |
| $C_4, C_5$           | 22µF/6.3V, 0805, X5R                  | C2012X5R0J226M | TDK          |  |
| C <sub>11</sub>      | 1µF, 0603                             |                |              |  |
| R <sub>1</sub>       | 100k,1%,0603                          |                |              |  |
| R <sub>2</sub>       | 22.1k,1%,0603                         |                |              |  |
| R <sub>3</sub>       | 20k, 0603                             |                |              |  |
| C <sub>8</sub>       | 2.2nF, 0603                           |                |              |  |
| R <sub>6</sub>       | 100k, 0603                            |                |              |  |
| C <sub>6</sub>       | 20nF, 0603                            |                |              |  |
| R <sub>5</sub>       | 150k, 0603                            |                |              |  |
| C <sub>7</sub>       | 10nF, 0603                            |                |              |  |
| R <sub>4</sub>       | 1ΜΩ, 0603                             |                |              |  |
| R <sub>7</sub>       | Ω0                                    |                |              |  |





#### **Layout Design:**

To achieve a higher efficiency and better noise immunity, following components should be placed close to the IC:  $C_{\text{IN}}$ ,  $C_{\text{OUT}}$ , L,  $R_1$  and  $R_2$ .

- 1) It is desirable to maximize the PCB copper area connecting to GND pin to achieve the best thermal and noise performance. Reasonable vias are suggested to be placed underneath the ground pad to enhance the soldering quality and thermal performance.
- 2) SVIN is the power supply pin for the internal control circuit. Don't connect SVIN pin to PVIN pin directly. A separated 1uF ceramic cap is strongly recommended to decouple SVIN pin to GND.
- 3) The decoupling capacitor of VIN must be placed close enough to the VIN pin and GND pins. The loop area formed by the input capacitors, VIN pin and GND pins must be minimized.
- 4) The PCB copper area associated with LX pin must be minimized to improve the noise immunity.
- 5) The components  $R_1$ ,  $R_2$  and the trace connecting to the FB/OUT pin must NOT be adjacent to the LX node on the PCB layout to minimize the noise coupling to FB/OUT pin.

# **PCB layout Suggestion**





# DFN3×3-14 Package Outline Drawing





**Top View** 

**Side View** 





Pin1 Identifier: two options

### **Bottom View**





Recommended PCB layout (Reference only)

Notes: All dimension in millimeter and exclude mold flash & metal burr



# **Taping & Reel Specification**

# 1. DFN3×3-14 taping orientation



Feeding direction ——

# 2. Carrier Tape & Reel specification for packages



| Package | Tape width | Pocket    | Reel size | Trailer    | Leader length | Qty per |
|---------|------------|-----------|-----------|------------|---------------|---------|
| types   | (mm)       | pitch(mm) | (Inch)    | length(mm) | (mm)          | reel    |
| DFN3×3  | 14         | 8         | 13"       | 400        | 400           | 5000    |

### 3. Others: NA





#### **IMPORTANT NOTICE**

- 1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.
- 2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.
- 3. **Limited warranty and liability.** Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.
- 4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of Silergy products can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.
- 5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.
- 6. **No offer to sell or license**. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

© 2021 Silergy Corp.

All Rights Reserved.