# Single Stage Flyback and PFC Controller with Primary Side Control for LED Lighting and integrated 0~10V transformer driver ## **General Description** The SY22661 is a single stage Flyback and PFC controller targeting at LED isolate dimming applications, which can achieve up to 5% dimming level and high precision for all loading range. It is a primary side controller without applying any secondary feedback circuit for low cost, and drives the converter in the quasi-resonant mode to achieve higher efficiency. It keeps the converter in constant on time operation to achieve high power factor. It integrates 0~10V transformer driver and simply the peripheral. ## **Ordering Information** | Ordering Number | Package type | Note | |-----------------|--------------|------| | SY22661FAC | SO8 | | ### **Features** - Primary Side Control Eliminates the Opto-coupler. - Dimming Range from 5% to 100% - 0~10V Dimming is Driver by Transformer. - Valley Turn-on of the Primary MOSFET to Achieve Low Switching Losses - High Voltage Start-up Function, Start-up Time<300ms - Low Standby Power<500mW - Reliable Short LED and Open LED Protection - Power Factor >0.90 - Internal High Current MOSFET Driver: 0.19A Sourcing and 0.6A Sinking - Compact Package: SO8 ## **Applications** LED Dimming ## **Typical Applications** Figure.1 Typical application Figure.2 Iout vs. Vdimmer Pinout (top view) **Top Mark: CTN** xyz (device code: CTN, x=year code, y=week code, z= lot number code) | Pin Name | Pin number | Pin Description | |----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | COMP | 1 | Loop compensation pin. Connect a RC network across this pin and ground to stabilize the control loop. | | ZCS | 2 | Inductor current zero-crossing detection pin. This pin receives the auxiliary winding voltage by a resister divider and detects the inductor current zero crossing point. This pin also provides over voltage protection, line regulation modification function and CV detection simultaneously. If the voltage on this pin is above Vzcs,ovp, the IC would enter over voltage protection mode. Good line regulation can be achieved by adjusting the upper resistor of the divider. | | ISEN | 3 | Current sense pin. Connect this pin to the source of the primary switch. Connect the sense resistor across the source of the primary switch and the GND pin. $ (\text{current sense resister } R_S: \ R_S = k \frac{V_{\text{REF}} \times N_{\text{PS}}}{I_{\text{OUT}}} \ , \ k = 0.167) $ | | DRV | 4 | Gate driver pin. Connect this pin to the gate of primary MOSFET. | | VIN | 5 | Power supply pin. 330nF ceramic cap is recommend between this pin to GND | | DIM | 6 | Connect this pin to primary side of Dim transformer to achieve dimming signal. | | GND | 7 | Ground pin | | HV | 8 | High voltage Start-up pin. | # **Block Diagram** Figure.3 Block Diagram | Absolute Maximum Ratings (Note 1) | | |------------------------------------------------|--------| | VIN, DRV | | | Supply current I <sub>VIN</sub> | 7mA | | ZCS | | | DIM | | | ISEN, COMP | | | HV | 700V | | Power Dissipation, @ T <sub>A</sub> = 25°C SO8 | 1.1W | | Package Thermal Resistance (Note 2) | | | $SO8, \theta$ JA | 88°C/W | | $SO8$ , $\theta$ JC | 45°C/W | | Junction Temperature Range | | | Lead Temperature (Soldering, 10 sec.) | 260°C | | Storage Temperature Range | | # **Recommended Operating Conditions** (Note 3) ## **Electrical Characteristics** $(V_{IN} = 12V \text{ (Note 3)}, T_A = 25^{\circ}\text{C unless otherwise specified)}$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | | |---------------------------------|-----------------------|--------------------------------|------|------|------|------|--| | Power Supply Section | • | | - 1 | | • | • | | | VIN Turn-on Threshold | V <sub>VIN_ON</sub> | | 10.6 | 11.8 | 13 | V | | | VIN Turn-off Threshold | V <sub>VIN_OFF</sub> | | 6.6 | 7.3 | 8.2 | V | | | VIN OVP Voltage | V <sub>VIN_OVP</sub> | | | 17 | | V | | | Start-up Current | $I_{ST}$ | $V_{VIN} < V_{VIN\_OFF}$ | 130 | 180 | 230 | μΑ | | | Discharge Current in OVP Mode | I <sub>VIN_OVP</sub> | V <sub>VIN</sub> =12V (Note 4) | 5 | 7 | 10 | mA | | | <b>Error Amplifier Section</b> | | | | | | | | | Internal Reference Voltage | $V_{REF}$ | | 275 | 280 | 285 | mV | | | <b>Current Sense Section</b> | | | | | | | | | Current Limit Reference Voltage | V <sub>ISEN_MAX</sub> | | 0.4 | 0.45 | 0.5 | V | | | ZCS Pin Section | | | | | | | | | ZCS Pin OVP Voltage Threshold | V <sub>ZCS_OVP</sub> | | 1.43 | 1.5 | 1.57 | V | | | <b>Gate Driver Section</b> | | | | | | | | | Gate Driver Voltage | $V_{Gate}$ | | 9.5 | 12 | 14.5 | V | | | Maximum Source Current | I <sub>SOURCE</sub> | | 150 | 200 | 250 | mA | | | Minimum Sink Current | I <sub>SINK</sub> | | 500 | 650 | 800 | mA | | | Max ON Time | T <sub>ON_MAX</sub> | V <sub>COMP</sub> =2.7V | | 22 | | μs | | | Min ON Time | T <sub>ON_MIN</sub> | | | 450 | | ns | | | Max OFF Time | T <sub>OFF_MAX</sub> | | | 50 | | μs | | | Min OFF Time | T <sub>OFF_MIN</sub> | | | 1.5 | | μs | | | Maximum Switching Frequency | $F_{MAX}$ | | | 120 | | kHz | | | <b>DIM function Section</b> | | | | | | | | | Peak Current | I_pk | | 18 | 23 | 28 | mA | | | <b>HV Function Section</b> | | | | | | | | | BV | V_BV | | 700 | | | V | | | Thermal Section | Thermal Section | | | | | | | | Thermal Shut down Temperature | $T_{SD}$ | | | 150 | | °C | | Note 1: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note 2: $\Theta_{JA}$ is measured in the natural convection at $T_A = 25^{\circ}C$ on a low effective single layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard. Test condition: Device mounted on 2" x 2" FR-4 substrate PCB, 20z copper, with minimum recommended pad on top layer and thermal vias to bottom layer ground plane. Note 3: Increase VIN pin voltage gradually higher than V<sub>VIN ON</sub> voltage then turn down to 12V. Note 4: Increase VIN pin voltage gradually higher than VVIN\_OVP voltage then turn down to 12V # **Typical Performance Characteristic** Time (10ms/div) ## **Operation** The SY22661 is a single stage Flyback and PFC controller targeting at LED lighting applications with isolate dimming function. SY22661 provides primary side control to eliminate the opto-couplers and the secondary feedback circuits, which can decrease the BOM cost of the system design. High power factor is achieved by constant on time operation mode, with which both the control scheme and the circuit structure are simple. In order to reduce the switching loss and improve EMI performance, Quasi-Resonant switching mode is applied. The maximum switching frequency is limited at 120KHz to reduce switching losses and improve EMI performance when the converter is operated at light load condition. In order to meet isolate dimming applications, 0~10V transformer driver is integrated, the dimming circuit is simple. SY22661 provides reliable protections such as Short Circuit Protection (SCP), Open LED Protection (OLP), Over Temperature Protection (OTP), etc. SY22661 is available with SO8 package. ## **Applications Information** #### HV start up After AC supply or DC BUS is powered on, the capacitor $C_{VIN}$ between VIN and GND pin is charged up by BUS voltage through a start-up resistor $R_{ST}$ and HV inner MOS. Once $V_{VIN}$ rises up to $V_{VIN\_ON}$ , the internal blocks start to work. $V_{VIN}$ will be pulled down by internal consumption of IC until the auxiliary winding of transformer could supply enough energy to HV to maintain $V_{VIN}$ above $V_{VIN\ OFF}$ . The whole start up procedure is divided into four sections shown in Fig.4. $t_{STC}$ is the $C_{VIN}$ charged up section, and $t_{STO}$ is the output voltage build-up section. The start-up time $t_{ST}$ is composed of $t_{STC}$ and $t_{STO}$ , and usually $t_{STO}$ is much smaller than $t_{STC}$ . $t_{STO}$ is fast start-up stage, which will help to create output voltage quickly. After $t_{STO}$ , if $V_{DIMMER}$ is less than $V_{DIMMER}$ on, IC enters into CV mode. When $V_{DIMMER}$ is larger than $V_{\text{DIMMER\_ON}}$ , IC works in constant on time mode. Fig.4 Start up The start up resistor $R_{ST}$ and $C_{VIN}$ are designed by rules as below: (a) Preset start-up resistor $R_{ST}$ , make sure that the current through $R_{ST}$ is larger than $0.35 \, \text{mA}$ and smaller than $1 \, \text{mA}$ . $$\frac{V_{\text{BUS}}}{1\text{mA}} < R_{\text{ST}} < \frac{V_{\text{BUS}}}{0.35\text{mA}} \tag{1}$$ Where $V_{BUS}$ is the BUS line voltage **(b)** Select $C_{VIN}$ to obtain an ideal start up time $t_{ST}$ , and ensure the output voltage is built up at one time. $$C_{VIN} = \frac{\left(\frac{V_{BUS}}{R_{ST}} - I_{ST}\right) \times t_{ST}}{V_{VIN ON}}$$ (2) Usually, 330nF-470nF/50V ceramic cap is recommend (d) If the $C_{VIN}$ is not big enough to build up the output voltage at one time, decrease $R_{ST}$ , go back to step (a) and redo such design flow until the ideal start up procedure is obtained. #### **HV** supply logic In initial state, $V_{VIN}$ =0, after AC supply or DC BUS is powered on, inner MOS of HV works, $C_{VIN}$ is charged by $I_{HV}$ , when $V_{VIN}$ rise to $V_{VIN\_ON}$ , inner MOS of HV turn off. When $V_{VIN}$ is discharged to $V_{VIN\_ON}$ -1.5V, inner MOS of HV will works against, and also turn off when $V_{VIN}$ rise to $V_{VIN\_ON}$ . Fig.5 HV supply logic #### Internal pre-charge design for quick start up See as Fig.6, In P3, $V_{COMP}$ is pre-charged by internal current source until it is over the initial voltage $V_{COMP\_IC}$ . $V_{COMP\_IC}$ can be programmed by $R_{COMP}$ . Such design is meant to reduce the start-up time. The voltage pre-charged $V_{COMP\_IC}$ in start-up procedure can be programmed by $R_{COMP}$ : $$V_{\text{COMP IC}} = 1.2 \text{V} - 300 \mu \text{A} \times R_{\text{COMP}} \tag{3}$$ Where V<sub>COMP\_IC</sub> is the pre-charged voltage of COMP pin. Fig.6 Pre-charge scheme in start up Generally, a big capacitance of $C_{COMP1}$ is necessary to achieve high power factor and stabilize the system loop $(470nF\sim1\mu F)$ is recommended). The voltage pre-charged in start-up procedure can be programmed by $R_{COMP}$ ; On the other hand, larger $R_{COMP}$ can provide larger phase margin for the control loop; A small ceramic capacitor is added to suppress high frequency interruption (100nF is recommended in $C_{COMP2}$ ) #### Shut down After AC supply or DC BUS is powered off, the energy stored in the BUS capacitor will be discharged. When the auxiliary winding of the transformer cannot supply enough Voltage to HV pin, $V_{\text{VIN}}$ will drop down. Once $V_{\text{VIN}}$ is below $V_{\text{VIN\_OFF}}$ , the IC will stop working and $V_{\text{COMP}}$ will be discharged to zero. #### Primary side constant current control Primary side control is applied to eliminate secondary feedback circuit and opto-coupler, which reduces the BOM cost. The switching waveforms are shown in Fig.7. The output current I<sub>OUT</sub> can be represented by, $$I_{OUT} = \frac{I_{SP}}{2} \times \frac{t_{DIS}}{t_{S}} \tag{4}$$ Where $I_{SP}$ is the peak current of the secondary side; $t_{DIS}$ is the discharge time of the transformer; $t_{S}$ is the switching period. The secondary peak current is related with primary peak current, if the effect of the leakage inductor is neglected. Fig.7 switching waveforms $$I_{cp} = N_{pc} \times I_{pp} \tag{5}$$ Where $N_{PS}$ is the turn ratio of primary to secondary of the transformer. Thus, I<sub>OUT</sub> can be represented by $$I_{OUT} = \frac{N_{PS} \times I_{PP}}{2} \times \frac{t_{DIS}}{t_c}$$ (6) The primary peak current $I_{PP}$ and inductor current discharge time $t_{DIS}$ can be detected by ISEN and ZCS pin, which is shown in Fig.8.These signals are processed and applied to the negative input of the gain modulator. In static state, the positive and negative inputs are equal. $$V_{REF} = I_{pp} \times R_{s} \times \frac{t_{DIS}}{t_{s}} \times k_{1}$$ (7) Fig.8 Output current detection diagram Finally, the output current I<sub>OUT</sub> can be represented by $$I_{OUT} = \frac{V_{REF} \times N_{PS}}{R_s \times 2 \times k_1}$$ (8) Where $k_1$ is the output current weight coefficient; $V_{\text{REF}}$ is the internal reference voltage; $R_S$ is the current sense resistor. $k_{\rm 1}$ and $V_{\rm REF}$ are all internal constant parameters, $I_{\rm OUT}$ can be programmed by $N_{PS}$ and $R_{S}.$ $$Rs = \frac{V_{REF} \times N_{PS}}{I_{OUT} \times 2 \times k_1}$$ (9) Then $$R_{S} = \frac{k \times V_{REF} \times N_{PS}}{I_{OUT}}, k = \frac{1}{2k_{1}}$$ $$(10)$$ #### **Quasi-Resonant Operation** QR mode operation provides low turn-on switching losses for the converter. Fig.9 QR mode operation The voltage across drain and source of the primary MOSFET is reflected by the auxiliary winding of the Flyback transformer. ZCS pin detects the voltage across the auxiliary winding by a resistor divider. When the voltage across drain and source of the primary MOSFET is at voltage valley, the MOSFET would be turned on. #### CV Mode When V<sub>DIMMER</sub> < V<sub>DIMMER\_OFF</sub>, IC still need bias power: - (1) If $V_{\text{DIMMER}}$ voltage is greater than $V_{\text{DIMMER\_ON}}$ , IC always works at CC mode. - (2) If $V_{DIMMER}$ voltage is lower than $V_{DIMMER\_OFF}$ , CV mode is triggered. IC works in CV mode to maintain $V_{ZCS}$ nearby $V_{ZCS\_CV}$ (0.5V). $N_P$ : $N_{AUX}$ and $R_{ZCS}$ can be adjusted to prevent LED flicker and keep bias supply enough at CV mode. Figure.10 The working process of CV mode In CV mode, which is shown in Fig.10. - (1) If $V_{ZCS}$ is greater than $V_{ZCS\_CV}(0.5V)$ , IC will sleep for 1.5ms. - (2) After 1.5mS sleep, if $V_{ZCS}$ is smaller than $V_{ZCS\_CV}$ , IC will work until $V_{ZCS}$ is greater than $V_{ZCS\_CV}$ . During this time, MOSFET turns on by QR and turns off until the ISEN voltage $V_{RS}$ reach 50mV. The output of CV can be calculated as below: $$V_{OUT,CV} = 0.5V \times \left(\frac{R_{ZCSU} + R_{ZCSD}}{R_{ZCSD}}\right) \times \frac{N_S}{N_{AUX}}$$ (11) Where, $R_{ZCSU}$ is the upper resistor of ZCS pin; $R_{ZCSD}$ is the down resistor of ZCS pin; $N_S$ and $N_{AUX}$ are the turns of secondary winding and auxiliary winding separately. #### **Dimming function** Figure.11 DIM working module The dimming circuit is a Flyback converter. The inductor Lm\_T2 store energy when Q1 turns on. Q1 works in constant peak current 23mA mode. After Q1 turning off, inductor release energy for 0~10V dimmer power supply. Simultaneously, the voltage between DIM pin and VCC pin is reflected the voltage of dimmer. (Set the turn ratio of primary to secondary of the dimming transformer is 1). It is shown in Fig.11. $$V_{DIM} - V_{VIN} = V_{DIMMER} + (V_{D3} - V_{D2})$$ (12) In order to eliminate error between D2 and D3, the same type diode is needed in this circuit, SS14 is recommended. In order to avoid sampling mistake, a blanking time tblanking is used to eliminate oscillation voltage of VDIM when Q1 turn off. So the tdis\_dim need to higher than tblanking. So the inductance: $$L_{m_{-}T2} > \frac{V_{DIMMER, max} \times t_{blanking}}{23mA}$$ (13) Where the thinking is 1.5us. If magnetic ring is used in this application, due to the upwary fast during low to high temperature. Normally, the inductance of magnetic ring is only half when transformer works in high temperature or low temperature (lower than -30 $^{\circ}\text{C}$ ) $_{\circ}$ So the magnetic ring inductance will be set as: $$L_{m_{-}T2} > \frac{2 \times V_{DIMMER, max} \times t_{blanking}}{23mA}$$ (14) Also, need to consider the $\pm$ 30% error of the $\mu_i$ . # Over Voltage Protection (OVP) & Open LED Protection (OLP) Fig.12 OVP&OLP The output voltage is reflected by the auxiliary winding voltage of the Flyback transformer, and ZCS pin provides over voltage protection function. When the load is null or large transient happens, the output voltage will exceed the rated value. When $V_{ZCS}$ exceeds $V_{ZCS\_OVP}$ , the over voltage protection is triggered and the IC will discharge $V_{VIN}$ by an internal current source. Once $V_{VIN}$ is below $V_{VIN\_OFF}$ , the IC will shut down and be charged again by HV voltage through start up resistor. If the over voltage condition still exists, the system will operate in hiccup mode. Thus, the turns of the auxiliary winding $N_{AUX}$ and the resistor divider is related with the OVP function. $$\frac{V_{ZCS\_OVP}}{V_{OVP}} = \frac{N_{AUX}}{N_S} \times \frac{R_{ZCSD}}{R_{ZCSU} + R_{ZCSD}}$$ (15) $$\frac{V_{\text{VIN\_OVP}}}{V_{\text{OVP}}} \ge \frac{N_{\text{AUX}}}{N_{\text{S}}} \tag{16}$$ Where $V_{OVP}$ is the output over voltage specification; $R_{ZCSU}$ and $R_{ZCSD}$ compose the resistor divider. The turn ratio of $N_S$ to $N_{AUX}$ and the ratio of $R_{ZCSD}$ to $R_{ZCSD}$ could be induced from equation (15) and (16). #### **Short Circuit Protection (SCP)** When the output is shorted to ground, the output voltage is clamped to zero. The voltage of the auxiliary winding is proportional to the output winding, so valley signal cannot be detected by $V_{ZCS}$ . Without valley detection, MOSFET cannot be turned ON until maximum off time $t_{OFF\_MAX}$ is matched. If MOSFET is turned ON by $t_{OFF\_MAX}$ 64 times continuously, IC will be shut down and enter into hiccup mode. #### **Line regulation modification** The IC provides line regulation improvement function by adjusting the external resistor. Due to the sample delay of ISEN pin and other internal delay, the output current increases with the increasing of input BUS line voltage. A small compensation voltage $\Delta V_{ISEN\_C}$ is added to ISEN pin during ON time to improve such performance. This $\Delta V_{ISEN\_C}$ is adjusted by the upper resistor of the divider connected to ZCS pin and external resistor RISEN,c on ISEN pin. $$\Delta V_{ISEN,C} = V_{BUS} \times \frac{N_{AUX}}{N_{P}} \times \frac{1}{R_{ZCSU}} \times k_{2} \times (R_{k2} + R_{ISEN,C})$$ (17) Where $R_{VSENU}$ is the upper resistor of the divider; $k_2$ is an internal constant as the modification coefficient; $R_{k2}$ is an internal feed-forward resistor; auxiliary resistor $R_{ISEN,C}$ can be added to enhance feed-forward effects. Fig.13 Feed-forward resistor The compensation is mainly related with $R_{ZCSU},$ larger compensation is achieved with smaller $R_{ZCSU}.$ Normally, $R_{ZCS}$ ranges from $100k\Omega{\sim}1M\Omega.$ Then R<sub>ZCSD</sub> can be selected by, $$V_{AUX\_CV} = \frac{0.5 \cdot (R_{ZCSU} + R_{ZCSD})}{R_{ZCSD}} \ge 20$$ (18) 12K is recommended to use in $R_{ZCSD}$ . $R_{\rm ZCSU}$ is the upper resistor of the divider; $N_{S}$ and $N_{\rm AUX}$ are the turns of secondary winding and auxiliary winding separately. ## **Power Device Design** #### **MOSFET and Diode** When the operation condition is with maximum input voltage and full load, the voltage stress of MOSFET and secondary power diode is maximized; $$V_{\text{MOS\_DS\_MAX}} = \sqrt{2}V_{\text{AC\_MAX}} + N_{\text{PS}} \times (V_{\text{OUT}} + V_{\text{D\_F}}) + \Delta V_{\text{S}}$$ (20) $$V_{D_{\underline{R}}\underline{MAX}} = \frac{\sqrt{2}V_{\underline{AC}\underline{MAX}}}{N_{\underline{PS}}} + V_{\underline{OUT}}$$ (21) Where $V_{AC\_MAX}$ is the maximum input AC RMS voltage; $N_{PS}$ is the turn ratio of the Flyback transformer; $V_{OUT}$ is the rated output voltage; $V_{D\_F}$ is the forward voltage of secondary power diode; $\Delta V_S$ is the overshoot voltage clamped by RCD snubber during OFF time. When the operation condition is with minimum input voltage and full load, the current stress of MOSFET and power diode is maximized. $$I_{MOS\ PK\ MAX} = I_{P\ PK\ MAX} \tag{22}$$ $$I_{MOS\ RMS\ MAX} = I_{P\ RMS\ MAX} \tag{23}$$ $$I_{D PK MAX} = N_{PS} \times I_{P PK MAX}$$ (24) $$I_{\text{DAVG}} = I_{\text{OUT}} \tag{25}$$ Where $I_{P\_PK\_MAX}$ and $I_{P\_RMS\_MAX}$ are maximum primary peak current and RMS current, which will be introduced later. #### Transformer (NPS and LM) $N_{PS}$ is limited by the electrical stress of the power MOSFET: $$N_{PS} \le \frac{V_{MOS\_(BR)DS} \times 90\% - \sqrt{2}V_{AC\_MAX} - \Delta V_{S}}{V_{OUT} + V_{D.F}}$$ (26) Where $V_{MOS\_(BR)DS}$ is the breakdown voltage of the power MOSFET. In Quasi-Resonant mode, each switching period cycle $t_{\rm S}$ consists of three parts: current rising time $t_{\rm 1}$ , current falling time $t_{\rm 2}$ and quasi-resonant time $t_{\rm 3}$ are shown as Fig.14. Fig.14 switching waveforms The system operates in the constant on time mode to achieve high power factor. The ON time increases with the decreasing of input AC RMS voltage and the increasing of load. When the operation condition is with minimum input AC RMS voltage and full load, the ON time is maximized. On the other hand, when the input voltage is at the peak value, the OFF time is maximized. Thus, the minimum switching frequency $f_{S\_MIN}$ happens at the peak value of input voltage with minimum input AC RMS voltage and maximum load condition; meanwhile, the maximum peak current through MOSFET and the transformer happens. Once the minimum frequency $f_{S\_MIN}$ is set, the inductance of the transformer could be induced. The design flow is shown as below: (a)Select N<sub>PS</sub> $$N_{PS} \le \frac{V_{MOS\_(BR)DS} \times 90\% - \sqrt{2}V_{AC\_MAX} - \Delta V_{S}}{V_{OUT} + V_{DF}}$$ (27) - **(b)** Preset minimum frequency $f_{S\_MIN}$ - (c) Compute relative $t_S$ , $t_1$ ( $t_3$ is omitted to simplify the design here) $$t_{S} = \frac{1}{f_{S\_MIN}}$$ (28) $$t_{1} = \frac{t_{S} \times N_{PS} \times (V_{OUT} + V_{D_{\_F}})}{\sqrt{2}V_{AC_{MIN}} + N_{PS} \times (V_{OUT} + V_{D_{\_F}})}$$ (29) (d) Design inductance L<sub>M</sub> $$L_{\rm M} = \frac{V_{\rm AC\_MIN}^2 \times t_1^2 \times \eta}{2P_{\rm OUT} \times t_{\rm S}}$$ (30) (e) Compute t<sub>3</sub> $$t_3 = \pi \times \sqrt{L_M \times C_{Drain}}$$ (31) Where $C_{Drain}$ is the parasitic capacitance at drain of MOSFET. (f) Compute primary maximum peak current $I_{P\_PK\_MAX}$ and RMS current $I_{P\_RMS\_MAX}$ for the transformer fabrication. $$I_{P_{PK\_MAX}} = \frac{2P_{OUT} \times \left[\frac{L_{M}}{\sqrt{2}V_{AC\_MIN}} + \frac{L_{M}}{N_{PS} \times (V_{OUT} + V_{D\_F})}\right]}{L_{M} \times \eta} + \frac{\sqrt{4P_{OUT}^{2} \times \left[\frac{L_{M}}{\sqrt{2}V_{AC\_MIN}} + \frac{L_{M}}{N_{PS} \times (V_{OUT} + V_{D\_F})}\right]^{2} + 4L_{M} \times \eta \times P_{OUT} \times t_{3}}}{L_{M} \times \eta}$$ (32) Where $\eta$ is the efficiency; $P_{OUT}$ is rated full load power Adjust t<sub>1</sub> and t<sub>S</sub> to t<sub>1</sub>' and t<sub>S</sub>' considering the effect of t<sub>3</sub> $$t_{S}' = \frac{\eta \times L_{M} \times I_{P\_PK\_MAX}^{2}}{4P_{...}}$$ (33) $$t_1' = \frac{L_M \times I_{P\_PK\_MAX}}{\sqrt{2}V_{AG\_MPX}}$$ (34) $$I_{P\_RMS\_MAX} \approx \sqrt{\frac{t'_1}{6t'_S}} \times I_{P\_PK\_MAX}$$ (35) (g) Compute secondary maximum peak current $I_{S\_PK\_MAX}$ and RMS current $I_{S\_RMS\_MAX}$ for the transformer fabrication. $$I_{S PK MAX} = N_{PS} \times I_{P PK MAX}$$ (36) $$t_{2}^{'}=t_{S}^{'}-t_{1}^{'}-t_{3}$$ (37) $$I_{S\_RMS\_MAX} \approx \sqrt{\frac{t_2'}{6t_S'}} \times I_{S\_PK\_MAX}$$ (38) #### Transformer design (N<sub>P</sub>,N<sub>S</sub>,N<sub>AUX</sub>) The design of the transformer is similar with ordinary Flyback transformer. The parameters below are necessary: | Necessary parameters | | |-------------------------------|------------------------| | Turns ratio | $N_{PS}$ | | Inductance | $L_{M}$ | | Primary maximum current | I <sub>P_PK_MAX</sub> | | Primary maximum RMS current | I <sub>P_RMS_MAX</sub> | | Secondary maximum RMS current | $I_{S\_RMS\_MAX}$ | The design rules are as followed: - (a) Select the magnetic core style, identify the effective area $A_{\text{e.}}$ - (b) Preset the maximum magnetic flux $\Delta B$ $\Delta B = 0.22 \sim 0.26 T$ (c) Compute primary turn N<sub>P</sub> $$N_{p} = \frac{L_{M} \times I_{P\_PK\_MAX}}{\Delta B \times A_{s}}$$ (39) (d) Compute secondary turn N<sub>S</sub> $$N_{S} = \frac{N_{P}}{N_{PS}} \tag{40}$$ (e) Compute auxiliary turn $N_{AUX}$ , For VCC is supplied by HV, and HV is supplied by $V_{AUX,MIN}$ , in order to ensure the VCC works normally during CV mode. $N_{AUX}$ can set: $$N_{AUX} = N_S \times \frac{3 \times V_{AUX,CV}}{V_{OVP}}$$ (41) Where $V_{\text{OVP}}$ is the output over voltage protection point, and $V_{\text{AUX,CV}}$ is 20V. (f) Select an appropriate wire diameter With $I_{P-RMS-MAX}$ and $I_{S-RMS-MAX}$ , select appropriate wire to make sure the current density ranges from $4A/mm^2$ to $10A/mm^2$ . (g) If the winding area of the core and bobbin is not enough, reselect the core style, go to (a) and redesign the transformer until the ideal transformer is achieved. #### **Output capacitor Cout** Preset the output current ripple $\Delta I_{OUT}$ , $C_{OUT}$ is induced by $$C_{OUT} = \frac{\sqrt{(\frac{2I_{OUT}}{\Delta I_{OUT}})^2 - 1}}{4\pi f_{AC} R_{LED}}$$ (42) Where $I_{OUT}$ is the rated output current; $\Delta I_{OUT}$ is the demanded current ripple; $f_{AC}$ is the input AC supply frequency; $R_{LED}$ is the equivalent series resistor of the LED load. #### **RCD** snubber for MOSFET The power loss of the snubber P<sub>RCD</sub> is evaluated first $$P_{\text{RCD}} = \frac{N_{\text{PS}} \times (V_{\text{OUT}} + V_{\text{D\_F}}) + \Delta V_{\text{S}}}{\Delta V_{\text{S}}} \times \frac{L_{\text{K}}}{L_{\text{M}}} \times P_{\text{OUT}}$$ (43) Where $N_{PS}$ is the turns ratio of the Flyback transformer; $V_{OUT}$ is the output voltage; $V_{D\_F}$ is the forward voltage of the power diode; $\Delta V_S$ is the overshoot voltage clamped by RCD snubber; $L_K$ is the leakage inductor; $L_M$ is the inductance of the Flyback transformer; $P_{OUT}$ is the output power. The $R_{RCD}$ is related with the power loss: $$R_{RCD} = \frac{(N_{PS} \times (V_{OUT} + V_{D_F}) + \Delta V_S)^2}{P_{RCD}}$$ (44) The $C_{RCD}$ is related with the voltage ripple of the snubber $\Delta V_{C\_RCD}$ : $$C_{RCD} = \frac{N_{PS} \times (V_{OUT} + V_{D\_F}) + \Delta V_{S}}{R_{RCD} f_{S} \Delta V_{C\_RCD}}$$ (45) ## Layout - (a) To achieve better EMI performance and reduce line frequency ripples, the output of the bridge rectifier should be connected to the BUS line capacitor first, then to the switching circuit. - (b) The circuit loop of all switching circuit should be kept small: primary power loop, secondary loop and auxiliary power loop. - (c) Bias supply trace should be connected to the bias supply capacitor first instead of GND pin. The bias supply capacitor should be put beside the IC. - (d) Loop of 'Source pin current sample resistor GND pin' .should be kept as small as possible. - (e) The resistor divider is recommended to be put beside the IC. - (f) The connection of ground is recommended as: - Ground ①: ground of BUS line capacitor - Ground ②: ground of bias supply capacitor and GND nin - Ground ③: ground of signal trace except GND pin - Ground ④: ground of current sample resistor. - Ground ⑤: primary ground node of Y capacitor. - Ground 6: ground of auxiliary winding Fig.15 Ground Layout ## **Design Example** A design example of typical application is shown below step by step. #### #1. Identify design specification | Design Specification | | | | | |--------------------------------------|--------|---|-----|--| | $V_{AC}(RMS)$ 90V~264V $V_{OUT}$ 42V | | | | | | $I_{OUT}$ | 1000mA | η | 89% | | #### #2. Transformer design (N<sub>PS</sub>, L<sub>M</sub>) #### Refer to Power Device Design | Conditions | | | | | | |---------------------|-------|-------------------------|-------|--|--| | V <sub>AC_MIN</sub> | 90V | V <sub>AC_MAX</sub> | 264V | | | | $\triangle V_{S}$ | 50V | V <sub>MOS_(BR)DS</sub> | 600V | | | | P <sub>OUT</sub> | 42W | $V_{D,F}$ | 1V | | | | C <sub>Drain</sub> | 100pF | $f_{S\_MIN}$ | 75kHz | | | #### (a)Compute turns ratio N<sub>PS</sub> first $$\begin{split} N_{PS} & \leq \frac{V_{MOS\_(BR)DS} \times 90\% \text{-} \sqrt{2} \, V_{AC\_MAX} \text{-} \Delta V_{S}}{V_{OUT} + V_{D,F}} \\ & = \frac{600 \, V \times 0.9 \text{-} \sqrt{2} \times 264 \, V \text{-} 50 \, V}{42 \, V \text{+} 1 \, V} \\ & = 2.71 \end{split}$$ N<sub>PS</sub> is set to $$N_{PS} = 2.60$$ (b)f<sub>S\_MIN</sub> is preset $$f_{S.MIN} = 42kHz$$ (c) Compute the switching period $t_S$ and ON time $t_1$ at the peak of input voltage. $$t_{s} = \frac{1}{f_{s\_MIN}} = 23.8 \mu s$$ $$\begin{split} t_{1} &= \frac{t_{S} \times N_{PS} \times (V_{OUT} + V_{D_{\_F}})}{\sqrt{2} V_{AC\_MIN} + N_{PS} \times (V_{OUT} + V_{D_{\_F}})} \\ &= \frac{23.8 \mu s \times 2.60 \times (42V + 1V)}{\sqrt{2} \times 90V + 2.60 \times (42V + 1V)} \\ &= 11.13 \mu s \end{split}$$ (d) Compute the inductance $L_M$ $$\begin{split} L_{\text{M}} &= \frac{V_{\text{AC\_MIN}}^2 \times t_1^2 \times \eta}{2 P_{\text{OUT}} \times t_s} \\ &= \frac{90 V^2 \times 11.13 \mu s^2 \times 0.89}{2 \times 42 W \times 23.8 \mu s} \\ &= 446.693 \mu \text{H} \end{split}$$ Set $$L_{\rm M} = 440 \mu H$$ (e) Compute the quasi-resonant time t<sub>3</sub> $$t_3 = \pi \times \sqrt{L_M \times C_{Drain}}$$ $$= \pi \times \sqrt{440 \mu H \times 100 pF}$$ $$\approx 659 ns$$ (f) Compute primary maximum peak current I<sub>P\_PK\_MAX</sub> $$I_{P\_PK\_MAX} = \frac{2P_{OUT} \times [\frac{L_{M}}{\sqrt{2}V_{AC\_MIN}} + \frac{L_{M}}{N_{PS} \times (V_{OUT} + V_{D\_F})}]}{L_{M} \times \eta} + \frac{\sqrt{4P_{OUT}^{2} \times [\frac{L_{M}}{\sqrt{2}V_{AC\_MIN}} + \frac{L_{M}}{N_{PS} \times (V_{OUT} + V_{D\_F})}]^{2} + 4L_{M} \times \eta \times P_{OUT} \times t_{3}}}{L_{M} \times \eta}$$ $$= 3.26A$$ Adjust switching period $t_S$ and ON time $t_1$ to $t'_S$ and $t'_1$ . $$\begin{aligned} t_{S}' &= \frac{\eta \times L_{M} \times I_{P\_PK\_MAX}^{2}}{4P_{OUT}} \\ &= \frac{0.89 \times 440 \mu H \times 3.26 A^{2}}{4 \times 42W} \\ &= 24.772 \mu s \end{aligned}$$ $$t_{1}' = \frac{L_{M} \times I_{P\_PK\_MAX}}{\sqrt{2}V_{AC\_MIN}}$$ $$= \frac{440\mu H \times 3.26A}{\sqrt{2} \times 90V}$$ $$= 11.27 \mu s$$ Compute primary maximum RMS current IP RMS MAX $$I_{P\_{RMS\_{MAX}}} \approx \sqrt{\frac{t_1'}{6t_S'}} \times I_{P\_{PK\_{MAX}}} = \sqrt{\frac{11.27 \mu s}{6 \times 24.772 \mu s}} \times 3.26 A = 0.90 A$$ (g) Compute secondary maximum peak current and the maximum RMS current. $$I_{S PK MAX} = N_{PS} \times I_{P PK MAX} = 2.60 \times 3.26 A = 8.47 A$$ $$t_2 = t_S - t_1 - t_3 = 24.772 \mu s - 11.27 \mu s - 0.659 \mu s = 12.843 \mu s$$ $$I_{S,RMS,MAX} \approx \sqrt{\frac{t_2'}{6t_S'}} \times I_{S\_PK\_MAX} \! = \! \sqrt{\frac{12.843 \mu s}{6 \! \times \! 24.772 \mu s}} \! \times \! 8.47A \! = \! 2.55A$$ #### #3. Select power MOSFET and secondary power diode Refer to Power Device Design | Known conditions at this step | | | | | |----------------------------------|-----|--------------|-----|--| | $V_{AC\_MAX}$ 264V $N_{PS}$ 2.60 | | | | | | V <sub>OUT</sub> | 42V | $V_{D_{-}F}$ | 1V | | | $\Delta V_{S}$ | 50V | η | 89% | | #### (a) Compute the voltage and the current stress of MOSFET: $$\begin{aligned} V_{\text{MOS\_DS\_MAX}} = & \sqrt{2} V_{\text{AC\_MAX}} + N_{\text{PS}} \times (V_{\text{OUT}} + V_{\text{D\_F}}) + \Delta V_{\text{S}} \\ = & \sqrt{2} \times 264 V + 2.60 \times (42 V + 1 V) + 50 V \\ = & 535 V \end{aligned}$$ $$I_{MOS\_PK\_MAX} = I_{P\_PK\_MAX} = 3.26A$$ $$I_{\text{MOS\_RMS\_MAX}} \! = \! I_{\text{P\_RMS\_MAX}} \! = \! 0.90 A$$ #### (b) Compute the voltage and the current stress of secondary power diode $$V_{D_{\_R\_MAX}} = \frac{\sqrt{2}V_{AC\_MAX}}{N_{PS}} + V_{OUT}$$ $$= \frac{\sqrt{2} \times 264V}{2.60} + 42V$$ $$= 186V$$ $$I_{_{\rm D,PK\_MAX}}\!\!=\!\!N_{_{\rm PS}}\!\times\!I_{_{\rm P,PK\_MAX}}\!\!=\!\!2.60\!\times\!3.26A\!\!=\!\!8.47A$$ $$I_{\scriptscriptstyle D\_AVG}\!=\!\!I_{\scriptscriptstyle OUT}\!=\!1A$$ #### #4. Select the output capacitor $C_{\text{OUT}}$ #### Refer to Power Device Design | Conditions | | | | |------------|--------|------------------|-----------------------| | $I_{OUT}$ | 1000mA | $\Delta I_{OUT}$ | $0.3I_{OUT}$ | | $f_{AC}$ | 50Hz | R <sub>LED</sub> | $12 \times 1.6\Omega$ | The output capacitor is $$\begin{split} C_{OUT} &= \frac{\sqrt{(\frac{2I_{OUT}}{\Delta I_{OUT}})^2 - 1}}{4\pi f_{AC}R_{LED}} \\ &= \frac{\sqrt{(\frac{2\times 1A}{0.3\times 1A})^2 - 1}}{4\pi \times 50 Hz \times 12\times 1.6\Omega} \\ &= 546\mu F \end{split}$$ #5. Set VIN pin #### Refer to Start up | Conditions | | | | |----------------|----------------|-------------------|--------------------------| | $V_{BUS\_MIN}$ | 90V×1.414 | $V_{ m BUS\_MAX}$ | 264V×1.414 | | $I_{ST}$ | 34μA (typical) | $ m V_{IN\_ON}$ | 22V (typical) | | | | $t_{ST}$ | 300ms (designed by user) | #### (a) R<sub>ST</sub> is preset $$\begin{split} R_{ST} < & \frac{V_{BUS}}{350 \mu A} = \frac{90 V \times 1.414}{350 \mu A} = 363 k \Omega \; , \\ R_{ST} > & \frac{V_{BUS}}{1 m A} = \frac{90 V \times 1.414}{1 m A} = 127 k \Omega \; , \end{split}$$ Set $R_{ST}$ $$R_{\scriptscriptstyle ST}\!=\!150k\Omega\!\times\!2\!\!=\!\!300k\Omega$$ (b) Design C<sub>VIN</sub> Set Cvin $$C_{VIN} = 330 nF$$ #6 Set COMP pin #### Refer to Internal pre-charge design for quick start up | Parameters designed | | | | | |---------------------|-------|--|--|--| | R <sub>COMP</sub> | 1.5kΩ | | | | | C <sub>COMP1</sub> | 470nF | | | | | C <sub>COMP2</sub> | 100nF | | | | #7 Set current sense resistor to achieve ideal output current #### Refer to Primary-side constant-current control | Known conditions at this step | | | | | | |-------------------------------|--|-------|-----------|----|--| | k 0.167 N <sub>PS</sub> 2.60 | | | | | | | $V_{REF}$ | | 0.28V | $I_{OUT}$ | 1A | | The current sense resistor is $$\begin{split} R_{s} &= \frac{k \times V_{REF} \times N_{PS}}{I_{OUT}} \\ &= \frac{0.167 \times 0.28V \times 2.60}{1A} \\ &= 0.12\Omega \end{split}$$ #8 set ZCS pin #### Refer to Line regulation modification and Over Voltage Protection (OVP) & Open Loop Protection (OLP) First identify $R_{ZCSU}$ need for line regulation. | Parameters Designed | | | |---------------------|-------|--| | R <sub>ZCSU</sub> | 510kΩ | | Then compute $R_{ZCSU}\, and\,\, N_{AUX}$ | Conditions | | | | | |----------------------|-------|------------------|-----|--| | V <sub>ZCS_OVP</sub> | 1.5V | $V_{OVP}$ | 48V | | | $V_{OUT}$ | 42V | | | | | Parameters designed | | | | | | R <sub>ZCSU</sub> | 510kΩ | | | | | $N_{\rm S}$ | 12 | N <sub>AUX</sub> | | | $$V_{AUX\_CV} = \frac{0.5 \cdot (R_{ZCSU} + R_{ZCSD})}{R_{ZCSD}} \ge 22$$ $$0.5 > R_{ZCSD}$$ $$R_{ZCSUP}=510 \text{ k}\Omega$$ $$R_{ZCSD} \leq 11.8$$ R<sub>ZCSD</sub> is set to $$R_{ZCSD} = 12k\Omega$$ Then set the $N_{\text{AUX}}$ to $$N_{AUX} = N_S \times \frac{3 \times V_{AUX,CV}}{V_{OVP}}$$ $N_{AUX}=16.5$ $N_{AUX}$ is set to 17 #9 Set dimming Transformer inductance #### Refer to **Dimming function** | Known conditions at this step | | | | |-------------------------------|-----|--------------------|---| | V <sub>DIMMER,MAX</sub> | 12V | N <sub>PS_T2</sub> | 1 | Magnetic ring is used in this application. Then $L_{m,T2}$ is set to $$L_{m\_T2} > \frac{2 \times V_{DIMMER, max} \times t_{blanking}}{23mA} = \frac{2 \times 12 \times 1.5 \mu}{23m}$$ $L_{m_{-}T2} > 1.56 \text{m}H$ Consider the $\pm$ 30% error of the $\mu_{\rm i}$ , $L_{\rm m\_T2}$ can set: $$L_{m_{-}T2} > \frac{1.56\text{m}H}{0.7} = 2.2\text{m}H$$ $L_{m_{-}T2}$ set 3mH. #10 final result. Fig.16 Final Design Result # **SO8 Package Outline & PCB Layout Design** Side view Front view Notes: All dimensions are in millimeter and exclude mold flash & metal burr. # **Taping & Reel Specification** ## 1. Taping orientation for packages (SO8) Feeding direction → ## 2. Carrier Tape & Reel specification for packages | Package<br>type | Tape width (mm) | Pocket<br>pitch(mm) | Reel size<br>(Inch) | Trailer<br>length(mm) | Leader length (mm) | Qty per reel | |-----------------|-----------------|---------------------|---------------------|-----------------------|--------------------|--------------| | SO8 | 12 | 8 | 13'' | 400 | 400 | 2500 | # **Revision History** The revision history provided is for informational purpose only and is believed to be accurate, however, not warranted. Please make sure that you have the latest revision. | Date | Revision | Change | |-----------------|--------------|-----------------| | December 4,2020 | Revision 0.9 | Initial Release | #### IMPORTANT NOTICE - 1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale. - 2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product. - 3. **Limited warranty and liability.** Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy. - 4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. - 5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer. - 6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy. For more information, please visit: www.silergy.com © 2020 Silergy Corp. All Rights Reserved.