

### **General Description**

The SY22679B is a single stage Flyback and PFC controller targeting at LED lighting applications. It is a primary side controller without applying any secondary feedback circuit for low cost, and drives the Flyback converter in the quasi-resonant mode to achieve higher efficiency. It keeps the Flyback converter in constant on time operation to achieve high power factor. It adopts special design to achieve quick start up and reliable protection for safety requirement.

# **Ordering Information**



| Ordering Number | Package type | Note |
|-----------------|--------------|------|
| SY22679BABC     | SOT23-6      |      |

### Features

- Primary Side Control Eliminates the Opto-coupler.
- Valley Turn-on of the Primary MOSFET to Achieve Low Switching Loss
- Power Factor >0.90 with Single-stage Conversion
- Reliable Short LED and Open LED Protection
- Quick Start up <500ms
- Low Start up Current:15µA Typical
- RoHS Compliant and Halogen Free
- Package: SOT23-6

### Applications

• LED Lighting

## **Typical Applications**



Figure 1. Schematic Diagram SOT23-6



Figure 2. Efficiency vs Input Voltage



# Pinout (top view)



**Top Mark:** Jyxyz (device code: Jy, x=year code, y=week code, z= lot number code)

| Pin Name | SOT23-6 | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ISEN     | 1       | Current sense pin. Connect this pin to the source of the primary switch.<br>Connect the sense resistor across the source of the primary switch and the GND pin.<br>(current sense resister R <sub>S</sub> : $R_s = k \frac{V_{REF} \times N_{PS}}{I_{OUT}}$ , k=0.167)<br>Also this pin used to detect transformer and secondary is short or not.                                                                                                                                    |
| GND      | 2       | Ground pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| COMP     | 3       | Loop compensation pin. Connect a RC network across this pin and ground to stabilize the control loop.                                                                                                                                                                                                                                                                                                                                                                                |
| VSEN     | 4       | Inductor current zero-crossing detection pin. This pin receives the auxiliary winding voltage by a resister divider and detects the inductor current zero crossing point. This pin also provides over voltage protection and line regulation modification function simultaneously. If the voltage on this pin is above V <sub>VSEN,OVP</sub> , the IC would enter over voltage protection mode. Good line regulation can be achieved by adjusting the upper resistor of the divider. |
| VIN      | 5       | Power supply pin. This pin also provides output over voltage protection along with VSEN pin.                                                                                                                                                                                                                                                                                                                                                                                         |
| DRV      | 6       | Gate driver pin. Connect this pin to the gate of primary MOSFET.                                                                                                                                                                                                                                                                                                                                                                                                                     |



## Absolute Maximum Ratings (Note 1)

| VIN, DRV                               |               |
|----------------------------------------|---------------|
| Supply Current I <sub>VIN</sub>        | 15mA          |
| VSEN                                   |               |
| ISEN, COMP                             |               |
| Power Dissipation, @ TA = 25°C SOT23-6 | 0.6W          |
| Package Thermal Resistance (Note 2)    |               |
| SOT23-6, θ JA                          | 170°C/W       |
| SOT23-6, θ JC                          | 130°C/W       |
| Junction Temperature Range             | 40°C to 150°C |
| Lead Temperature (Soldering, 10 sec.)  | 260°C         |
| Storage Temperature Range              | 65°C to 150°C |

### Recommended Operating Conditions (Note 3)

| VIN, DRV                   | 9.5V~27V |
|----------------------------|----------|
| Junction Temperature Range |          |

# **Block Diagram**



Figure3. Block Diagram



### **Electrical Characteristics**

| $(V_{\rm DV} - 12V)$ | (Note 3)   | $\Gamma_{\rm c} = 25^{\circ}C$ unless | otherwise on  | acifiad) |
|----------------------|------------|---------------------------------------|---------------|----------|
| $(V_{IN} - 12V)$     | (10005), 1 | $I_A = 23$ C unicss                   | other wise sp | centeu)  |

| ( ))                            |                       | . /                                                                            |       |      |       |      |
|---------------------------------|-----------------------|--------------------------------------------------------------------------------|-------|------|-------|------|
| Parameter                       | Symbol                | Test Conditions                                                                | Min   | Тур  | Max   | Unit |
| Power Supply Section            |                       |                                                                                |       |      |       |      |
| VIN turn-on threshold           | V <sub>VIN,ON</sub>   |                                                                                | 22.5  | 25   | 27    | V    |
| VIN turn-off threshold          | V <sub>VIN,OFF</sub>  |                                                                                | 7.5   | 8.5  | 9.5   | V    |
| VIN OVP voltage                 | V <sub>VIN,OVP</sub>  |                                                                                | 27    | 30   | 33    | V    |
| Start up Current                | Ist                   | Vvin <vvin, off<="" td=""><td>12</td><td>17</td><td>23</td><td>μA</td></vvin,> | 12    | 17   | 23    | μA   |
| Shunt current in OVP mode       | I <sub>VIN,OVP</sub>  | $V_{VIN} > V_{VIN,OVP}$                                                        | 3     | 4    | 5     | mA   |
| Error Amplifier Section         |                       |                                                                                |       |      |       |      |
| Internal reference voltage      | V <sub>REF</sub>      |                                                                                | 0.294 | 0.3  | 0.306 | V    |
| Current Sense Section           |                       |                                                                                |       |      |       |      |
| Current limit voltage           | <b>V</b> ISEN,LIMIT   |                                                                                | 0.40  | 0.44 | 0.48  | V    |
| Protection limit for TR short   | V <sub>ISEN,EX</sub>  |                                                                                | 0.85  | 0.9  | 0.97  | V    |
| CC Feedforward coefficient      | <b>K</b> <sub>2</sub> |                                                                                |       | 0.1  |       |      |
| CC Feedforward resistor         | R <sub>K2</sub>       |                                                                                |       | 340  |       | Ω    |
| COMP section                    |                       |                                                                                |       |      |       |      |
| Pre-charge value                | V <sub>COMP,ST</sub>  |                                                                                |       | 1.4  |       | V    |
| VSEN pin Section                |                       |                                                                                |       |      |       |      |
| VSEN pin OVP voltage            | V                     |                                                                                | 1.42  | 1.5  | 1.57  | 17   |
| threshold                       | V VSEN,OVP            |                                                                                | 1.45  | 1.5  | 1.57  | v    |
| Fast start up theshold          | Vvsen,st              |                                                                                |       | 0.55 |       | V    |
| Gate Driver Section             |                       |                                                                                |       |      |       |      |
| Gate driver voltage             | V <sub>Gate</sub>     |                                                                                | 9.5   | 12   | 13    | V    |
| Maximum source current          | ISOURCE               |                                                                                |       | 60   |       | mA   |
| Minimum sink current            | Isink                 |                                                                                |       | 250  |       | mA   |
| Max ON Time                     | T <sub>ON,MAX</sub>   | V <sub>ISEN</sub> =0V                                                          |       | 10   |       | μs   |
| Max OFF Time                    | TOFF,MAX              |                                                                                |       | 150  |       | μs   |
| Blanking time for ON time       | T <sub>ON,BLK</sub>   |                                                                                |       | 350  |       | ns   |
| Blanking time for OFF time      | Toff, BLK             |                                                                                |       | 2    |       | μs   |
| Maximum switching frequency     | f <sub>MAX</sub>      |                                                                                |       | 125  |       | kHz  |
| Thermal Section                 |                       |                                                                                |       |      |       |      |
| Thermal Shutdown<br>Temperature | T <sub>SD</sub>       |                                                                                |       | 150  |       | °C   |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Note 2**:  $\Theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}C$  on a low effective single layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard. Test condition: Device mounted on 2" x 2" FR-4 substrate PCB, 2oz copper, with minimum recommended pad on top layer and thermal vias to bottom layer ground plane.

Note 3: Increase VIN pin voltage gradually higher than V<sub>VIN,ON</sub> voltage then turn down to 12V.



## **Operation**

SY22679B is a constant current Flyback controller with primary side control and PFC function that targets at LED lighting applications.

The device provides primary side control to eliminate the opto-couplers or the secondary feedback circuits, which would cut down the cost of the system.

High power factor is achieved by constant on operation mode, with which the control scheme and the circuit structure are both simple.

Start up process is optimized inside SY22679B, and quick start up (less than 500ms) is achieved without any additional circuit

In order to reduce the switching losses and improve EMI performance, Quasi-Resonant switching mode is applied, which means to turn on the power MOSFET at voltage valley; the start up current of SY22679B is rather small (15µA typically) to reduce the standby power loss further; the maximum switching frequency is clamped to 125kHz to reduce switching losses and improve EMI performance when the converter is operated at light load condition.

SY22679B provides reliable protections such as Short Circuit Protection (SCP), Open LED Protection (OLP), Over Temperature Protection (OTP), transformer shorted protection and power diode shorted protection, etc.

SY22679B is available with SOT23-6

### **Applications Information**

#### Start up

After AC supply or DC BUS is powered on, the capacitor C<sub>VIN</sub> across VIN and GND pin is charged up by BUS voltage through a start up resistor R<sub>ST</sub>. Once V<sub>VIN</sub> rises up to V<sub>VIN-ON</sub>, the internal blocks start to work and PWM output is enabled.

The output voltage is feedback by VSEN pin, which is taken as  $V_{FB}$ . If  $V_{FBV}$  is lower than certain threshold V<sub>VSEN,ST</sub>, which means the output voltage is not built up, V<sub>COMP</sub> is pulled up to high clamped; if V<sub>FBV</sub> is higher than V<sub>VSEN,ST</sub>, V<sub>COMP</sub> is under charge of the internal gain modulator.



This operation is aimed to build up enough output voltage for auxiliary winding bias supply as quickly as possible. It is enabled only one time just when V<sub>VIN</sub> is over V<sub>VIN,ON</sub>.

V<sub>COMP</sub> is pre-charged by internal current source to V<sub>COMP,IC</sub> and hold at this level until fast start up process is finished.

The start up resistor R<sub>ST</sub> and C<sub>VIN</sub> are designed by rules below:

(a) Preset start-up resistor  $R_{ST}$ , make sure that the current through R<sub>ST</sub> is larger than I<sub>ST</sub> and smaller than IVIN\_OVP

$$\frac{V_{BUS}}{I_{VIN OVP}} < R_{ST} < \frac{V_{BUS}}{I_{ST}}$$

Where  $V_{BUS}$  is the BUS line voltage.

(b) Select  $C_{VIN}$  to obtain an ideal start up time  $t_{ST}$  and ensure the output voltage is built up at one time.

$$C_{VIN} = \frac{(\frac{V_{BUS}}{R_{ST}} - I_{ST}) \times t_{ST}}{V_{VIN ON}}$$

(d) If the  $C_{VIN}$  is not big enough to build up the output voltage at one time. Increase CVIN and decrease R<sub>ST</sub>, go back to step (a) and redo such design flow until the ideal start up procedure is obtained.

5



# SY22679B

#### Shut down

After AC supply or DC BUS is powered off, the energy stored in the BUS capacitor will be discharged. When the auxiliary winding of Flyback transformer can not supply enough energy to VIN pin,  $V_{VIN}$  will drop down. Once  $V_{VIN}$  is below  $V_{VIN-OFF}$ , the IC will stop working and  $V_{COMP}$  will be discharged to zero.

#### Primary-side constant-current control

Primary side control is applied to eliminate secondary feedback circuit or opto-coupler, which reduces the circuit cost. The switching waveforms are shown in blow.

The output current I<sub>OUT</sub> can be represented by,

$$I_{\text{OUT}} \!=\! \frac{I_{\text{SP}}}{2} \!\times\! \frac{t_{\text{DIS}}}{t_{\text{S}}}$$

Where  $I_{SP}$  is the peak current of the secondary side;  $t_{DIS}$  is the discharge time of Flyback transformer;  $t_S$  is the switching period.

The secondary peak current is related with primary peak current, if the effect of the leakage inductor is neglected.





$$\mathbf{I}_{\mathrm{SP}} = \mathbf{N}_{\mathrm{PS}} \times \mathbf{I}_{\mathrm{PP}} (4)$$

Where  $N_{PS}$  is the turns ratio of primary to secondary of the Flyback transformer.

Thus, IOUT can be represented by

$$I_{\rm OUT} = \frac{N_{\rm PS} \times I_{\rm PP}}{2} \times \frac{t_{\rm DIS}}{t_{\rm s}}$$

The primary peak current  $I_{PP}$  and inductor current discharge time  $t_{DIS}$  can be detected by Source and VSEN pin, which is shown in blow. These singals are processed and applied to the negative input of the gain modulator. In static state, the positive and negative inputs are equal





Finally, the output current  $I_{OUT}$  can represented by  $I_{OUT} = \frac{V_{REF} \times N_{PS}}{R_s \times 2 \times k_1}$ 

Where  $k_1$  is the output current weight coefficient;  $V_{REF}$  is the internal reference voltage;  $R_S$  is the current sense resistor.

 $k_{1},$  and  $V_{\text{REF}}$  are all internal constant parameters,  $I_{\text{OUT}}$  can be programmed by  $N_{\text{PS}}$  and  $R_{\text{S}}.$ 

$$R_{s} \!=\! \frac{V_{\text{REF}} \!\times\! N_{\text{PS}}}{I_{\text{OUT}} \!\times\! 2 \!\times\! k_{1}}$$

then

$$R_{s} = \frac{k \times V_{REF} \times N_{PS}}{I_{OUT}}, k = \frac{1}{2k_{1}}$$



#### **Quasi-Resonant Operation**

QR mode operation provides low turn-on switching losses for Flyback converter.



The voltage across drain and source of the primary MOSFET is reflected by the auxiliary winding of the Flyback transformer. VSEN pin detects the voltage across the auxiliary winding by a resistor divider. When the voltage across drain and source of the primary MOSFET is at voltage valley, the MOSFET would be turned on.

#### Over Voltage Protection (OVP) & Open LED Protection (OLP)



#### Fig. OVP&OLP

The output voltage is reflected by the auxiliary winding voltage of the Flyback transformer, and both VSEN pin and VIN pin provide over voltage protection function. When the load is null or large transient happens, the output voltage will exceed the rated value. When  $V_{VIN}$  exceeds  $V_{VIN,OVP}$  or  $V_{VSEN}$  exceeds  $V_{VSEN,OVP}$ , the over voltage protection is triggered and the IC will discharge  $V_{VIN}$  by an internal current source  $I_{VIN,OVP}$ . Once  $V_{VIN}$  is below  $V_{VIN,OFF}$ , the IC will shut down and be charged again by BUS voltage through start up resistor. If the over voltage condition still exists, the system will operate in hiccup mode.

Thus, the turns of the auxiliary winding  $N_{\rm AUX}$  and the resistor divider is related with the OVP function.

$$\frac{V_{\text{SEN_OVP}}}{V_{\text{OVP}}} = \frac{N_{\text{AUX}}}{N} \times \frac{R_{\text{VSEND}}}{R_{\text{VSENU}} + R_{\text{VSEND}}}$$
$$\frac{V_{\text{VIN_OVP}}}{V_{\text{OVP}}} \ge \frac{N_{\text{AUX}}}{N}$$

Where  $V_{OVP}$  is the output over voltage specification;  $R_{VSENU}$  and  $R_{VSEND}$  compose the resistor divider. The turns ratio of N to  $N_{AUX}$  and the ratio of  $R_{VSENU}$  to  $R_{VSEND}$  could be induced from equation above.

#### **Short Circuit Protection (SCP)**

When the output is shorted to ground, the output voltage is clamped to zero. The voltage of the auxiliary winding is proportional to the output winding, so valley signal cannot be detected by VSEN. Without valley detection, MOSFET cannot be turned ON until maximum off time t<sub>OFF,MAX</sub> is matched. If MOSFET is turned ON by t<sub>OFF,MAX</sub> 64 times continuously, IC will be shut down and enter into hiccup mode.

If the output voltage is not low enough to disable valley detection in short condition,  $V_{VIN}$  will drop down without auxiliary winding supply. Once  $V_{VIN}$  is below  $V_{VIN,OFF}$ , the IC will shut down and be charged again by the BUS voltage through the start up resistor. If the short circuit condition still exists, the system will operate in hiccup mode.

#### Line regulation modification

The IC provides line regulation modification function to improve line regulation performance.

Due to the sample delay of ISEN pin and other internal delay, the output current increases with increasing input BUS line voltage. A small compensation voltage  $\Delta V_{ISEN,C}$  is added to ISEN pin during ON time to improve such performance. This  $\Delta V_{ISEN,C}$  is adjusted by the upper resistor of the divider connected to VSEN pin and external resistor  $R_{ISEN,C}$  on ISEN pin.

$$\Delta V_{\text{ISEN,C}} \!=\! V_{\text{BUS}} \!\times\! \frac{N_{\text{AUX}}}{N_{\text{P}}} \!\times\! \frac{1}{R_{\text{VSENU}}} \!\times\! k_{2} \!\times\! (R_{\text{k2}} \!+\! R_{\text{ISEN,C}})$$

Where  $R_{VSENU}$  is the upper resistor of the divider;  $k_2$  is an internal constant as the modification coefficient;  $R_{k2}$  is an internal feed-forward resistor; auxiliary resistor  $R_{ISEN,C}$  can be added to enhance feed-forward effects.





Fig. feed-forward resistor

#### <u>Single fault design</u>

If VSEN pin is shorted to GND pin or floating, valley detection is failed, which is similar to SLP, the system will operate in hiccup mode.

If the transformer or the secondary diode is shorted,  $V_{\rm ISEN}$  will exceeds  $V_{\rm ISEN,EX}$ , and the system will operate in hiccup mode.

#### Thermal fold back design

If IC junction temperature rises over  $T_{FB}$ , the output current will be decreased to regulate the junction temperature around  $T_{FB}$ . If the junction temperature is over  $T_{SD}$ , IC will be shut down and won't recover unless the junction temperature drops below  $T_{FB}$ .

### **Power Device Design**

#### **MOSFET and Diode**

When the operation condition is with maximum input voltage and full load, the voltage stress of MOSFET and secondary power diode is maximized;

$$V_{\text{MOS}\_\text{DS}\_\text{MAX}} = \sqrt{2} V_{\text{AC}\_\text{MAX}} + N_{\text{PS}} \times (V_{\text{OUT}} + V_{\text{D}\_\text{F}}) + \Delta V_{\text{S}}$$
$$V_{\text{D}\_\text{R}\_\text{MAX}} = \frac{\sqrt{2} V_{\text{AC}\_\text{MAX}}}{N_{\text{PS}}} + V_{\text{OUT}}$$

Where  $V_{AC,MAX}$  is maximum input AC RMS voltage; N<sub>PS</sub> is the turns ratio of the Flyback transformer; V<sub>OUT</sub> is the rated output voltage; V<sub>D,F</sub> is the forward voltage of secondary power diode;  $\Delta V_S$  is the overshoot voltage clamped by RCD snubber during OFF time. When the operation condition is with minimum input voltage and full load, the current stress of MOSFET and power diode is maximized.

$$\begin{split} I_{\text{mos_pk_max}} = & I_{\text{p_pk_max}} \\ I_{\text{mos_rms_max}} = & I_{\text{p_rms_max}} \\ I_{\text{d_pk_max}} = & N_{\text{ps}} \times I_{\text{p_pk_max}} \\ I_{\text{d_pk_max}} = & I_{\text{d_pk_max}} \end{split}$$

Where  $I_{P-PK-MAX}$  and  $I_{P-RMS-MAX}$  are maximum primary peak current and RMS current, which will be introduced later.

#### Transformer (NPS and LM)

 $N_{\text{PS}}$  is limited by the electrical stress of the power MOSFET:

$$N_{PS} \leq \frac{V_{MOS\_(BR)DS} \times 90\% - \sqrt{2}V_{AC\_MAX} - \Delta V_{S}}{V_{OUT} + V_{D\_F}}$$

Where  $V_{MOS,(BR)DS}$  is the breakdown voltage of the power MOSFET.

In Quasi-Resonant mode, each switching period cycle  $t_s$  consists of three parts: current rising time  $t_1$ , current falling time  $t_2$  and quasi-resonant time  $t_3$  shown in blow





The system operates in the constant on time mode to achieve high power factor. The ON time increases with the input AC RMS voltage decreasing and the load increasing. When the operation condition is with



minimum input AC RMS voltage and full load, the ON time is maximized. On the other hand, when the input voltage is at the peak value, the OFF time is maximized. Thus, the minimum switching frequency  $f_{S-MIN}$  happens at the peak value of input voltage with minimum input AC RMS voltage and maximum load condition; Meanwhile, the maximum peak current through MOSFET and the transformer happens.

Once the minimum frequency  $f_{S-MIN}$  is set, the inductance of the transformer could be induced. The design flow is shown as below:

(a)Select N<sub>PS</sub>  
$$N_{PS} \leq \frac{V_{MOS_{(BR)DS}} \times 90\% - \sqrt{2}V_{AC_{MAX}} - \Delta V_{S}}{V_{OUT} + V_{D_{L}F}}$$

(b) Preset minimum frequency f<sub>S-MIN</sub>

(c) Compute relative  $t_S$ ,  $t_1$  ( $t_3$  is omitted to simplify the design here)

$$\begin{split} t_{s} &= \frac{1}{f_{s\_MIN}} \\ t_{1} &= \frac{t_{s} \times N_{PS} \times (V_{OUT} + V_{D\_F})}{\sqrt{2} V_{AC\_MIN} + N_{PS} \times (V_{OUT} + V_{D\_F})} \end{split}$$

(d) Design inductance 
$$L_M$$
  
 $L_M = \frac{V_{AC\_MIN}^2 \times t_1^2 \times \eta}{2P_{OUT} \times t_S}$ 

(e) Compute t<sub>3</sub>

$$t_3 = \pi \times \sqrt{L_M \times C_{Drain}}$$

Where  $C_{\text{Drain}}$  is the parasitic capacitance at drain of MOSFET.

(f) Compute primary maximum peak current  $I_{P\text{-}PK\text{-}MAX}$  and RMS current  $I_{P\text{-}RMS\text{-}MAX}$  for the transformer fabrication.

$$I_{P\_PK\_MAX} = \frac{2P_{OUT} \times [\frac{L_{M}}{\sqrt{2}V_{AC\_MIN}} + \frac{L_{M}}{N_{PS} \times (V_{OUT} + V_{D\_F})}]}{L_{M} \times \eta}$$
$$+ \frac{\sqrt{4P_{OUT}^{2} \times [\frac{L_{M}}{\sqrt{2}V_{AC\_MIN}} + \frac{L_{M}}{N_{PS} \times (V_{OUT} + V_{D\_F})}]^{2} + 4L_{M} \times \eta \times P_{OUT} \times t_{3}}}{L_{M} \times \eta}$$

Where  $\eta$  is the efficiency;  $P_{\text{OUT}}$  is rated full load power

Adjust  $t_1$  and  $t_S$  to  $t_1^{\,\prime}$  and  $t_S^{\,\prime}$  considering the effect of  $t_3$ 

$$t'_{S} = \frac{\eta \times L_{M} \times I^{2}_{P_{P}PK\_MAX}}{4P_{OUT}}$$
$$t'_{1} = \frac{L_{M} \times I_{P_{P}PK\_MAX}}{\sqrt{2}V_{AC\_MIN}}$$

 $I_{P\_RMS\_MAX} \approx \sqrt{\frac{t_1'}{6t_s'}} \times I_{P\_PK\_MAX}$ 

(g) Compute secondary maximum peak current  $I_{S\text{-}PK\text{-}}_{MAX}$  and RMS current  $I_{S\text{-}RMS\text{-}MAX}$  for the transformer fabrication.

$$I_{s_{PK_{MAX}}} = N_{PS} \times I_{P_{PK_{MAX}}}$$
$$t_{2}' = t_{s}' - t_{1}' - t_{3}$$
$$I_{s_{RMS_{MAX}}} \approx \sqrt{\frac{t_{2}'}{6t_{s}'}} \times I_{s_{PK_{MAX}}}$$

#### Transformer design (NP,NS,NAUX)

The design of the transformer is similar with ordinary Flyback transformer. The parameters below are necessary:

| Necessary parameters          |                        |  |  |  |
|-------------------------------|------------------------|--|--|--|
| Turns ratio                   | N <sub>PS</sub>        |  |  |  |
| Inductance                    | L <sub>M</sub>         |  |  |  |
| Primary maximum current       | I <sub>P-PK-MAX</sub>  |  |  |  |
| Primary maximum RMS current   | I <sub>P-RMS-MAX</sub> |  |  |  |
| Secondary maximum RMS current | I <sub>S-RMS-MAX</sub> |  |  |  |

The design rules are as followed:

(a) Select the magnetic core style, identify the effective area  $A_{e.}$ 

(b) Preset the maximum magnetic flux  $\Delta B$ 

ΔB=0.22~0.26T

(c) Compute primary turn  $N_P$ 

$$N_{p} = \frac{L_{M} \times I_{P_{P} \times MAX}}{\Delta B \times A_{-}}$$

(d) Compute secondary turn Ns



$$N_{s} = \frac{N_{P}}{N_{PS}}$$

(e) compute auxiliary turn  $N_{\text{AUX}}$ 

$$N_{AUX} = N_S \times \frac{V_{VIN}}{V_{OUT}}$$

Where  $V_{VIN}$  is the working voltage of VIN pin

(f) Select an appropriate wire diameter

With  $I_{P-RMS-MAX}$  and  $I_{S-RMS-MAX}$ , select appropriate wire to make sure the current density ranges from  $4A/mm^2$  to  $10A/mm^2$ .

(g) If the winding area of the core and bobbin is not enough, reselect the core style, go to (a) and redesign the transformer until the ideal transformer is achieved.

#### **Output capacitor Cout**

Preset the output current ripple  $\Delta I_{OUT},\ C_{OUT}$  is induced by

$$C_{\text{OUT}} = \frac{\sqrt{(\frac{2I_{\text{OUT}}}{\Delta I_{\text{OUT}}})^2 - 1}}{4\pi f_{\text{AC}}R_{\text{LED}}}$$

Where  $I_{OUT}$  is the rated output current;  $\Delta I_{OUT}$  is the demanded current ripple;  $f_{AC}$  is the input AC supply frequency;  $R_{LED}$  is the equivalent series resistor of the LED load.

#### **RCD snubber for MOSFET**

The power loss of the snubber  $P_{RCD}$  is evaluated first

$$P_{\text{RCD}} = \frac{N_{\text{PS}} \times (V_{\text{OUT}} + V_{\text{D}_{\text{F}}}) + \Delta V_{\text{S}}}{\Delta V_{\text{S}}} \times \frac{L_{\text{K}}}{L_{\text{M}}} \times P_{\text{OUT}}$$

Where  $N_{PS}$  is the turns ratio of the Flyback transformer;  $V_{OUT}$  is the output voltage;  $V_{D-F}$  is the forward voltage of the power diode;  $\Delta V_S$  is the overshoot voltage clamped by RCD snubber;  $L_K$  is the leakage inductor;  $L_M$  is the inductance of the Flyback transformer;  $P_{OUT}$  is the output power.

The  $R_{RCD}$  is related with the power loss:

$$R_{\rm RCD} = \frac{(N_{\rm PS} \times (V_{\rm OUT} + V_{\rm D_{-}F}) + \Delta V_{\rm S})^2}{P_{\rm RCD}}$$

The  $C_{\text{RCD}}$  is related with the voltage ripple of the snubber  $\Delta V_{\text{C-RCD}}$ :

$$C_{_{RCD}} \!=\! \frac{N_{_{PS}} \!\times\! (V_{_{OUT}} \!+\! V_{_{D\_F}}) \!+\! \Delta V_{_{S}}}{R_{_{RCD}} f_{_{S}} \Delta V_{_{C\_RCD}}}$$







Notes: All dimensions are in millimeters. All dimensions don't include mold flash & metal burr.



## **Taping & Reel Specification**

#### 

### 1. Taping orientation for packages (SOT23-6)



### 2. Carrier Tape & Reel specification for packages



| Package | Tape width | Pocket    | Reel size | Trailer    | Leader length | Qty per |
|---------|------------|-----------|-----------|------------|---------------|---------|
| type    | (mm)       | pitch(mm) | (Inch)    | length(mm) | (mm)          | reel    |
| SOT23-6 | 8          | 4         | 7''       | 280        | 160           | 3000    |



#### **IMPORTANT NOTICE**

1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.

2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.

3. Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.

4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of a Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.

6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

© 2018 Silergy Corp.

All Rights Reserved.