

# 2V Minimum Input, 5.5V Maximum Output, 6A Peak Current Synchronous Boost Converter with Output Current Limit

### **General Description**

The SY20496 high-efficiency synchronous Boost regulator converts down to 2V input and up to 5.5V output voltage. It uses a NMOS for the main switch and a PMOS for the synchronous switch. The device disconnects the output from the input during shutdown mode, and features programmable outputcurrent limit using the ILIM pin.

SY20496 is available in QFN2mmx2mm-10 package.

### **Applications**

Single-cell Lithium or Dual-Cell Nickel Battery-Powered Devices (MP3 players, PDAs, etc.)

### **Features**

- 2V Minimum Input Voltage
- Adjustable Output Voltage from 2.5V to 5.5V
- 6A Peak Current Limit
- Input Undervoltage Lockout
- Load Disconnect During Shutdown
- Programmable Output Current Limit Protection
- ±10% Output Current Limit Accuracy
- Selectable Forced-PWM Mode
- Hiccup Mode for Short-Circuit Protection
- Low R<sub>DS(ON)</sub> for Internal Switches at 5.0V Output: 20mΩ Main, 40mΩ Synchronous
- Output Overvoltage Protection (OVP)
- Compact Package: QFN2mmx2mm-10

### **Typical Application**



Figure 1. Schematic Diagram



Figure 2. Efficiency vs. Load Current



# **Ordering Information**

| Ordering<br>Part Number | Package Type                                    | Top Mark      |
|-------------------------|-------------------------------------------------|---------------|
| SY20496QMC              | QFN2x2-10<br>RoHS-Compliant and<br>Halogen-Free | Fn <i>xyz</i> |

x = year code, y = week code, z = lot number code

# Pinout (top view)



# **Pin Description**

| Pin Name | Pin Number | Pin Description                                                                                                                                                                                            |
|----------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| POUT     | 1          | Power output pin. Decouple this pin to the GND pin with at least two 22µF ceramic capacitors.                                                                                                              |
| LX       | 2          | Inductor pin. Connect an inductor between the IN pin and the LX pin.                                                                                                                                       |
| PGND     | 3          | Power ground pin.                                                                                                                                                                                          |
| SGND     | 4          | Signal ground pin.                                                                                                                                                                                         |
| IN       | 5          | Signal input pin. Decouple this pin to GND with at least a 4.7µF ceramic capacitor.                                                                                                                        |
| SOUT     | 6          | Signal output pin. Decouple this pin to GND with at least a 1µF ceramic capacitor for noise immunity consideration.                                                                                        |
| EN       | 7          | Enable pin. Internal integrated with a $1M\Omega$ pulldown resistor.                                                                                                                                       |
| MODE     | 8          | PFM/PWM select pin. Pull low for auto-PFM/PWM mode, or high for forced-PWM mode. Internally integrated with a $1M\Omega$ pulldown resistor.                                                                |
| ILIM     | 9          | Current-limit program pin. Program the output current limit by connecting a resistor and capacitor parallel network to ground. $I_{LIM}(A) = 100k/R_{ILIM}(\Omega)$ . $C_{ILIM}$ must be larger than 10nF. |
| FB       | 10         | Feedback pin. Connect a resistor $R_H$ between POUT and FB, and a resistor $R_L$ between FB and GND to program the output voltage. $V_{OUT} = 1.2V \times (R_H/R_L + 1)$ .                                 |



# **Functional Block Diagram**



# **Absolute Maximum Ratings**

| Parameter (Note 1)                 | Min  | Max | Unit |
|------------------------------------|------|-----|------|
| LX                                 | -0.3 | 8   | V    |
| POUT, IN, SOUT, EN, MODE, ILIM, FB | -0.3 | 6   |      |
| Lead Temperature (Soldering, 10s)  |      | 260 |      |
| Junction Temperature, Operating    | -40  | 150 | °C   |
| Storage Temperature                | -65  | 150 |      |

### **Thermal Information**

| Parameter (Note 2)                                     | Тур | Unit |
|--------------------------------------------------------|-----|------|
| θ <sub>JA</sub> Junction-to-Ambient Thermal Resistance | 50  | °C/W |
| θ <sub>JC</sub> Junction-to-Case Thermal Resistance    | 10  | 0,   |
| P <sub>D</sub> Power Dissipation T <sub>A=</sub> 25°C  | 2.5 | W    |

# **Recommended Operating Conditions**

| Parameter (Note 3)              | Min | Max | Unit |
|---------------------------------|-----|-----|------|
| IN                              | 2   | 5.5 |      |
| OUT                             | 2.5 | 5.5 | V    |
| LX, EN, MODE, ILIM, FB          | 0   | 5.5 |      |
| Junction Temperature, Operating | -40 | 125 | °C   |
| Ambient Temperature             | -40 | 85  |      |



### **Electrical Characteristics**

 $(V_{IN} = 3.0V, V_{OUT} = 4.2V, I_{OUT} = 500mA, T_A = 25^{\circ}C$  unless otherwise specified.)

| Parameter                        |                               | Symbol                | Test Conditions                               | Min   | Тур  | Max   | Unit |
|----------------------------------|-------------------------------|-----------------------|-----------------------------------------------|-------|------|-------|------|
| Input Voltage                    |                               | V <sub>IN</sub>       |                                               | 2     |      | 5.5   | V    |
| Output Voltage Rang              | Output Voltage Range          |                       |                                               | 2.5   |      | 5.5   | V    |
|                                  | V <sub>IN</sub>               |                       | $I_O = 0A$ ,                                  |       | 10   |       | μA   |
| Quiescent Current                | Vоит                          | lα                    | $V_{EN} = V_{IN} = 3.0V,$<br>$V_{OUT} = 5.0V$ |       | 27   |       | μA   |
| Shutdown Current                 |                               | I <sub>SHDN</sub>     | $V_{EN} = 0V, V_{IN} = 3.0V$                  |       | 0.1  | 1     | μA   |
| Linear Charge Curre              | ent                           | ICHARGE               | Vout < 0.5Vin                                 |       | 2    |       | Α    |
| Maximum Linear Ch                | arge Time                     | t <sub>CHG</sub>      |                                               |       | 9    |       | ms   |
| Input V <sub>IN</sub> UVLO Three | eshold                        | V <sub>UVLO</sub>     |                                               |       |      | 2.0   | V    |
| V <sub>IN</sub> UVLO Hysteresis  | S                             | V <sub>HYS</sub>      |                                               |       | 0.25 |       | V    |
| MODE and EN Risin                | ng Threshold                  | V <sub>ENH</sub>      |                                               | 1.2   |      |       | V    |
| MODE and EN Fallin               | MODE and EN Falling Threshold |                       |                                               |       |      | 0.4   | V    |
| Low-Side Main FET Ron            |                               | R <sub>DS(ON)N</sub>  | V <sub>OUT</sub> = 5.0V                       |       | 20   |       | mΩ   |
| Synchronous FET Ron              |                               | R <sub>DS(ON)P</sub>  | V <sub>OUT</sub> = 5.0V                       |       | 40   |       | mΩ   |
| Main FET Current Li              | Main FET Current Limit        |                       |                                               | 6.0   |      |       | Α    |
| Output Current limit             | Output Current limit          |                       | $R_{ILIM} = 100k\Omega$                       | 0.9   | 1    | 1.1   | Α    |
| Minimum Output Cu                | rrent Limit                   | I <sub>LIM,MIN</sub>  |                                               |       | 0.8  |       | Α    |
| Switching Frequency              | у                             | fsw                   |                                               |       | 500  |       | kHz  |
| Feedback Reference               | e Voltage                     | V <sub>REF</sub>      |                                               | 1.182 | 1.2  | 1.218 | V    |
| Minimum On-Time                  |                               | t <sub>ON_MIN</sub>   |                                               |       | 100  |       | ns   |
| Minimum Off-Time                 | Minimum Off-Time              |                       |                                               |       | 100  |       | ns   |
| Maximum On-Time                  |                               | ton_max               |                                               |       | 1.5  |       | us   |
| OUT Pin OVP Prote                | ction                         | V <sub>OVP</sub>      |                                               |       | 6.0  |       | V    |
| OUT Pin OVP Hyste                | eresis                        | V <sub>OVP</sub> ,HYS |                                               |       | 0.2  |       | V    |
| Thermal Shutdown                 | Temperature                   | T <sub>SD</sub>       |                                               |       | 150  |       | °C   |
| Thermal Shutdown I               | Hysteresis                    | T <sub>HYS</sub>      |                                               |       | 20   |       | °C   |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

**Note 2**:  $\theta$  JA is measured in the natural convection at  $T_A = 25^{\circ}$ C on a low effective single layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard.

**Note 3:** The device is not guaranteed to function outside its operating conditions.



# Typical Performance Characteristics ( $T_A = 25^{\circ}C$ , $V_{IN} = 3.0V$ , $V_{OUT} = 4.2V$ , unless otherwise specified.)



#### Startup from V<sub>IN</sub>



Time (800µs/div)

#### Startup from Enable



### Load Transient



Time (100µs/div)

#### Shutdown from $V_{\text{IN}}$



Time (4ms/div)

#### Shutdown from Enable



Time (200µs/div)



#### Hard Short Protection



Time (20ms/div)

#### Adjustable Current Limit



Time (10ms/div)

### Steady State



#### Hard Short Protection



Time (20ms/div)

#### Steady State



Time (1µs/div)

### Steady State



Time (10µs/div)









### **Application Information**

#### Operation

The SY20496 uses constant frequency peak current control to regulate the output voltage. A PWM cycle initiated by the internal clock turns the bottom FET on, and the bottom FET remains on until its current reaches the value set by V<sub>COMP</sub>. When the PWM signal goes low, the bottom FET turns off and remains off until the next cycle starts. When V<sub>FB</sub> drops below the internal reference voltage (V<sub>REF</sub>), V<sub>COMP</sub> will be driven higher, so the switch peak current becomes higher and the IC delivers more energy to the output. Conversely, when V<sub>FB</sub> rises above V<sub>REF</sub>, the V<sub>COMP</sub> will be driven lower and the switch peak current output drops. See Figure 3 for details.



Figure 3. Constant-On-Time Peak-Current Control

The following paragraphs describe the selection process for the input capacitor  $C_{IN}$ , the output capacitor  $C_{OUT}$ , the inductor L, and the feedback resistor-divider ( $R_H$  and  $R_L$ ).

#### Feedback Resistor-Divider R<sub>H</sub> and R<sub>L</sub>:

Choose RH and RL in the feedback resistor-divider to configure the output voltage. A value between  $10k\Omega$  and  $1M\Omega$  is recommended for both resistors to minimize power consumption under light loads. If  $V_{OUT} = 5.0V$  and  $R_H$  is chosen to be  $470k\Omega$ , then  $R_L$  can be calculated as  $148.4k\Omega$  using the following formula:

$$R_2 = \frac{1.2V}{V_{OUT} - 1.2V} R_1$$



Figure 4. Feedback Resistor-Divider

### Input Capacitor CIN

Input filter capacitors reduce the ripple voltage on the input, filter the switched current drawn from the input supply, and reduce potential EMI. When selecting an input capacitor, be sure to select a voltage rating at least 20% greater than the maximum voltage of the input supply and a temperature rating higher than the system requirements. X5R or X7R series ceramic capacitors are most often selected due to their small size, low cost, surge-current capability, and high RMS current ratings over a wide temperature and voltage range. However, systems that are powered by a wall adapter or other long and therefore inductive cabling may be susceptible to significant inductive ringing at the input to the device. In these cases, consider adding some bulk capacitance like electrolytic, tantalum, or polymer type capacitors. Using a combination of bulk capacitors (to reduce overshoot or ringing) in parallel with ceramic capacitors (to meet the RMS current requirements) is helpful in these cases.

Consider the RMS current rating of the input capacitor, paralleling additional capacitors if required to meet the calculated RMS ripple current.

The ripple current through input capacitor is calculated as:

$$I_{CIN\_RMS} = \frac{V_{IN} \times (V_{OUT} - V_{IN})}{2\sqrt{3} \times L f_{SW} \times V_{OUT}}$$

For the best performance, select a typical X5R or better grade ceramic capacitor with a 6.3V rating and at least 22µF capacitance.



#### **Li-Ion Battery Hot Plug Consideration**

In the mass production stage, the Li-Ion battery will always hot plug between the IN and GND pins. The hot plug may lead to large voltage spikes, or even to IC EOS failure. To avoid this potential risk, place one  $22\mu F$  ceramic capacitor in series with a  $0.1\Omega$  resistor to absorb

the input voltage spike. With this solution, the voltage spike can be reduced from 6.12V to 5.2V. See Figures 5, 6, and 7 for more details.



Figure 5. Voltage Spike Suppression



Figure 6. Voltage Spike without Suppression



Figure 7. Voltage Spike with Suppression



#### **Boost Inductor L**

Consider the following when choosing this inductor:

 Choose the inductance to provide a ripple current that is approximately 40% of the maximum output current. The recommended inductance is calculated as:

$$L = \left(\frac{V_{\text{IN}}}{V_{\text{OUT}}}\right)^2 \frac{(V_{\text{OUT}} - V_{\text{IN}})}{f_{\text{SW}} \times I_{\text{OUT}, \text{MAX}} \times 40\%}$$

where fsw is the switching frequency and Iout\_MAX is the maximum load current.

The SY20496 has high tolerance for ripple-current amplitude variation. As a result, the final choice of inductance can vary slightly from the calculated value with no significant performance impact.

 The saturation-current rating of the inductor must be selected to be greater than the peak inductor current under full-load conditions.

$$I_{\text{SAT,MIN}} > \left(\frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times I_{\text{OUT,MAX}} + \frac{V_{\text{IN}}(V_{\text{OUT}} - V_{\text{IN}})}{2 \times f_{\text{SW}} \times L \times V_{\text{OUT}}}$$

 The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency requirement. Choose an inductor with DCR greater than 50mΩ to achieve a good overall efficiency.

#### **Output Capacitor Cout**

For applications where the design must meet stringent ripple requirements, the following considerations must be followed:

The output-voltage ripple at the switching frequency is caused by the inductor-current ripple ( $\Delta I_L$ ) on the output capacitor's ESR (ESR ripple), as well as the stored charge (capacitive ripple). When calculating total ripple, both should be considered.

$$\begin{aligned} &V_{\text{RIPPLE, ESR1}} = I_{\text{LPEAK}} \times ESR \\ &V_{\text{RIPPLE, ESR2}} = I_{\text{LVALLEY}} \times ESR \\ &V_{\text{RIPPLE,CAP}} = \frac{I_{\text{OUT}} \times (1\text{-D})}{C_{\text{OUT}} \times f_{\text{SW}}} \end{aligned}$$

The capacitive ripple might be higher because the effective capacitance for ceramic capacitors decreases with the voltage across the terminals. The voltage derating is usually included as a chart in the capacitor datasheet, and the ripple can be recalculated after taking the target output voltage into account.

#### Inductor vs. Output Capacitor

Select the output capacitor  $C_{\text{OUT}}$  to handle the output ripple requirements. Both steady-state ripple and transient requirements must be taken into consideration when selecting  $C_{\text{OUT}}$ . For the best performance, use an X5R or better grade ceramic capacitor with a 10V rating and at least the capacitance shown in Table 1 to decouple the high-frequency current. Care should be taken to minimize the loop area formed by  $C_{\text{OUT}}$  and the OUT/GND pins. In some cases, adding a tantalum capacitor with a 16V rating and at least  $100\mu\text{F}$  capacitance can be used to reduce the number of ceramic out capacitors.

All continuous-mode boost converters have a right-halfplane zero (RHP zero) due to the inductor being removed from the output during charging. In a converter with currentmode control, an inner current feedback loop allows the switch, inductor, and modulator to be lumped together into a small signal variable current source, as shown in Figure 8.



Figure 8. Current Feedback Loop

The power stage approximate transfer function is:

$$G_{c}(s) = \frac{(1-D) \times R_{L}}{R_{i}} \times \frac{\left(1 + \frac{s}{\omega_{ESR}}\right) \left(1 - \frac{s}{\omega_{RHPZ}}\right)}{1 + \frac{s}{\omega_{p}}}$$

where

$$\omega_{\rm ESR} = \frac{1}{R_{\rm ESR} C_{\rm O}}$$





$$\omega_{_{P}} = \frac{1}{\left(R_{_{ESR}} + R_{_{L}}\right) \times C_{_{O}}}$$

$$\omega_{\text{RHPZ}} = \frac{R_L}{L} \times \left(\frac{V_{\text{IN}}}{V_{\text{OUT}}}\right)^2$$

As Equation 6 shows, the transfer function for boost conversion with current-mode control consists of one ESR zero, one RHP zero, and one pole. The RHP zero provides

a 20dB/decade gain increase and 90 degrees of phase drop. Therefore, the bandwidth of the boost converter must be lower than  $f_{\text{RHPZ}}$ .

As shown in Equation 9, the RHP zero depends on  $R_L$ , L, and the duty cycle. Larger inductors lead to lower  $f_{RHPZ}$ , so bandwidth should be designed lower than  $f_{RHPZ}$ .

Some low-profile applications may benefit from using the ceramic capacitor solution, and some low-cost applications may benefit from using an electrolytic capacitor to reduce BOM cost.

Table 1. Inductance vs. Output Capacitor Selection

| Inductance    |       | Low-Profile Capacitor Application |               | Low-Cost Capacitor Application |  |
|---------------|-------|-----------------------------------|---------------|--------------------------------|--|
| Part Number   | L(µH) | Part Number C <sub>OUT</sub> (µF) |               | С <sub>оит</sub> (µF)          |  |
| SPM6530T-1R0M | 1.0   | C3216X5R1A226M                    | 22µF/10V×2pcs | 22μF/10V+100μF(E-cap)          |  |
| SPM6530T-1R5M | 1.5   | C3216X5R1A226M                    | 22µF/10Vx3pcs | 22μF/10V+100μF(E-cap)          |  |
| SPM6530T-2R2M | 2.2   | C3216X5R1A226M                    | 22µF/10Vx4pcs | 22μF/10V+100μF(E-cap)          |  |

#### **Enable Operation**

Pulling the EN pin high (>1.2V) enables normal operation. Pulling the EN pin low (<0.4V) will shut down the device. During shutdown mode, the SY20496 shutdown current drops to less than  $1\mu$ A.

#### **Mode Operation**

When the MODE pin is pulled low (<0.4V), the SY20496 will operate in PFM (Pulse Frequency Modulation) mode to improve light-load efficiency. When the MODE pin is pulled high (> 1.2V), the SY20496 will work in FCCM (Forced Continuous Conduction) mode to improve output ripple.

### **Programmable Output Current-Limit Function**

The SY20496 provides a programmable output current limit to protect the system from output overcurrent. The output current limit function can be programmed by an external resistor. This resistor is set by the calculation  $I_{LIM}(A) = 100k/R_{SET}(\Omega)$ . The minimum output current-limit is 0.8A and the current-limit accuracy is  $\pm 10\%$ .

Adding a RC network placed in parallel with the I<sub>LIM</sub> pin is recommended. The minimum allowed capacitor value of 10nF guarantees the stability of the output current-limit program loop.

#### Hard-Short Protection

When V<sub>OUT</sub> is lower than V<sub>IN</sub>, the IC will enter hard-short protection mode. In this mode, the PFET will turn off for 63ms to reduce the power dissipation, and then try to operate as a current source to charge the output capacitor

for a duration of 9ms, to restart the operation, as shown in Figure 9.



Figure 9. Hard-Short Protection

#### **Overvoltage Protection**

The SY20496 provides output overvoltage protection. If the output voltage exceeds  $V_{\text{OVP}}$  (typ. 6V), the device stops switching, and the main switch is turned off. When the output voltage returns to the normal operating range, the device resumes operation.

#### **Overcurrent Protection**

The SY20496 provides cycle-by-cycle overcurrent protection and turns off the main power MOSFET once the inductor current reaches the current-limit threshold. During overcurrent protection, the output voltage drops as a function of the load. As soon as the overload condition is removed, the converter resumes normal operation.



#### **Thermal Protection**

The SY20496 includes overtemperature protection circuitry to prevent overheating due to excessive power dissipation. This will shut down the device when the junction temperature exceeds 150°C. When the junction

temperature cools down by approximately 20°C, the device will resume normal operation after a complete soft-start cycle. For continuous operation, provide adequate cooling so that the junction temperature does not exceed the thermal protection threshold.

## **Typical Application Schematic**



### **Design Specifications**

| Input Voltage (V) | Output Voltage (V) | Output Current Limit (A) |
|-------------------|--------------------|--------------------------|
| 2-5               | 5                  | 2                        |

#### **BOM List**

| Reference Designator | Description          | Part Number    | Manufacturer |
|----------------------|----------------------|----------------|--------------|
| L1                   | 1.5µH/10A            | SPM6530T-1R5M  | TDK          |
| C1 ,C2               | 22µF/6.3V, 0805, X5R | C2012X5R1A106M | TDK          |
| C3, C4, C5           | 22µF/10V, 1206, X5R  | C3216X5R1A226M | TDK          |
| C6 , C8              | 1µF/16V, 0603, X5R   | C1608X5R1C105M | TDK          |
| C10                  | 10nF/50V, 0603, X5R  | C1608X5R1H103K | TDK          |
| C7                   | NC                   |                | TDK          |
| Rн                   | 470kΩ, 0603, 1%      |                |              |
| RL                   | 150kΩ, 0603, 1%      |                |              |

# **Recommended Components for Typical Applications**

| V <sub>OUT</sub> (V) | $R_L(k\Omega)$ | R <sub>H</sub> (kΩ) | L(µH) | Соит                |
|----------------------|----------------|---------------------|-------|---------------------|
| 5                    | 470            | 150                 | 1.5   | 3×22μF/10V/X5R,1206 |
| 3.3                  | 510            | 300                 | 1.5   | 3×22μF/10V/X5R,1206 |



### **Recommended PCB Layout**

Follow these PCB layout guidelines for optimal performance and thermal dissipation:

- Place the following components as close as possible to the IC: C<sub>IN</sub>, L, R<sub>H</sub>, and R<sub>L</sub>.
- To achieve the best thermal and noise performance, maximize the PCB copper area connecting to the GND pin. If board space allows, using a large copper pour connected to GND ground plane is recommended.
- C<sub>OUT</sub> must be close to the PVOUT and PGND pins.
   Minimize the loop area formed by C<sub>IN</sub> and GND.
- To minimize the output loop area, route the LX trace on the bottom or middle layer through a via.

- SVOUT is the power supply pin for the internal control circuit. Do not connect to the POUT pin directly. A 4.7µF ceramic capacitor is strongly recommended to decouple the SVOUT pin to the SGND pin. Use a copper trace to connect the SOUT pin to the output capacitor side.
- Minimize the PCB copper area associated with the LX pin to reduce EMI emissions.
- To avoid crosstalk, R<sub>H</sub>, R<sub>L</sub>, and the trace connecting to the FB pin must not be adjacent to the LX net on the PCB layout.





Figure 8. Suggested PCB Layout



# QFN2x2-10 Package Outline Drawing







Side view A



Side view B



Recommended pad layout (reference only)

Note: All dimensions are in millimeters and exclude mold flash and metal burr.



# **Taping and Reel Specification**

# QFN2x2 taping orientation



# Carrier tape and reel specification for packages



| Package<br>type | Tape width<br>(mm) | Pocket pitch(mm) | Reel size<br>(Inch) | Trailer<br>length(mm) | Leader<br>length (mm) | Qty per reel (pcs) |
|-----------------|--------------------|------------------|---------------------|-----------------------|-----------------------|--------------------|
| QFN2x2          | 8                  | 4                | 7"                  | 400                   | 160                   | 3000               |

Others: NA



#### **IMPORTANT NOTICE**

- 1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.
- 2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.
- 3. **Limited warranty and liability.** Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.
- 4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of a Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.
- 5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.
- 6. **No offer to sell or license**. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

© 2019 Silergy Corp.

All Rights Reserved.