High-Efficiency, 5.5V, 3A, 1.2MHz Synchronous Step-Down Regulator

#### **General Description**

The SY20112 high-efficiency 1.2MHz synchronous step-down DC/DC regulator operates over a wide input voltage range of 2.5V to 5.5V and can deliver an output current up to 3A with a low quiescent current of  $50\mu A$ . To minimize conduction loss, it integrates a main switch and a synchronous switch with very low  $R_{DS(ON)}$ .

The SY20112 adopts constant off-time and peak current mode control. The SY20112 is highly integrated, so only the input and output capacitors, inductor, and resistor-divider components need to be selected for the targeted application specifications.

The SY20112 is available in a space-saving, low-profile SOT563 package.

#### **Features**

- 2.5V~5.5V Input Voltage Range
- Up to 3A Output Current
- Constant Off-time and Peak Current Mode Control
- Low  $R_{DS(ON)}$  for Internal Switches:  $100m\Omega$  Top,  $60m\Omega$  Bottom
- Low 50µA Quiescent Current
- High 1.2MHz Switching Frequency Minimizes Required External Components
- Internal Soft-Start Limits Inrush Current
- 100% Dropout Operation
- Power-Good Indicator
- Hiccup Mode for Short-Circuit Protection
- Output Auto-Discharge Function
- RoHS-Compliant and Halogen-Free
- Compact SOT563 Package

### **Applications**

- Set-Top Box
- USB Dongle
- Media Player
- Smartphone

### **Typical Application**



Figure 1. Schematic Diagram



Figure 2. Efficiency vs. Output Current



### **Ordering Information**

| Ordering<br>Part Number | Package type                                | Top<br>Mark   |  |
|-------------------------|---------------------------------------------|---------------|--|
| SY20112ARC              | SOT-563<br>RoHS-Compliant, Halogen-<br>Free | fQ <i>xyz</i> |  |

x = year code, y = week code, z = lot number code

### Pinout (top view)



### **Pin Description**

| Pin No | Pin<br>Name | Pin Description                                                                                                                                                                                               |
|--------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | PG          | Power-good indicator (open-drain output). The PG pin is high-impedance if the output is between 90% and 120% of the regulation voltage; otherwise, it is driven low. Connect a pull up resistor to the input. |
| 2      | FB          | Output Feedback Pin. Connect this pin to the center point of the output resistor divider (as shown in Figure 1) to program the output voltage: $V_{OUT}=0.6\times(1+R_H/R_L)$ .                               |
| 3      | EN          | Enable control pin. Pull high to turn on. Do not leave floating.                                                                                                                                              |
| 4      | GND         | Ground pin.                                                                                                                                                                                                   |
| 5      | LX          | Inductor pin. Connect this pin to the switching node of the inductor.                                                                                                                                         |
| 6      | IN          | Input pin. Decouple this pin from the GND pin with a minimum 10µF ceramic capacitor.                                                                                                                          |



### **Block Diagram**



Figure 3. Block Diagram

### **Absolute Maximum Ratings**

| Parameter (Note 1)               | Min  | Max      | Unit |
|----------------------------------|------|----------|------|
| IN                               | -0.3 | 6        |      |
| EN, FB, PG                       | -0.3 | IN + 0.6 | V    |
| LX                               | -0.3 | 6        | V    |
| LX, 40ns duration                | -3   | 7        |      |
| Junction Temperature, Operating  | -40  | 150      |      |
| Lead Temperature (Soldering,10s) |      | 260      | °C   |
| Storage Temperature              | -65  | 150      |      |

### **Thermal Information**

| Parameter (Note 2)                                     | Тур | Unit |
|--------------------------------------------------------|-----|------|
| θ <sub>JA</sub> Junction-to-Ambient Thermal Resistance | 70  | °C/W |
| θ <sub>JC</sub> Junction-to-Case Thermal Resistance    | 8   | C/VV |
| P <sub>D</sub> Power Dissipation T <sub>A</sub> = 25°C | 1.4 | W    |

### **Recommended Operating Conditions**

| Parameter (Note 3)   | Min | Max | Unit |
|----------------------|-----|-----|------|
| IN                   | 2.5 | 5.5 | V    |
| Output Voltage       | 0.6 | 5.5 | V    |
| Output Current       |     | 3   | Α    |
| Junction Temperature | -40 | 125 | °C   |



### **Electrical Characteristics**

 $(V_{IN} = 5V, V_{OUT} = 1.8V, L = 0.47\mu H, C_{OUT} = 22\mu F, T_A = 25^{\circ}C, unless otherwise specified)$ 

| Parameter   |                                | Symbol               | Test Conditions                           | Min   | Тур  | Max   | Unit              |
|-------------|--------------------------------|----------------------|-------------------------------------------|-------|------|-------|-------------------|
|             | Voltage                        | V <sub>IN</sub>      |                                           | 2.5   |      | 5.5   | V                 |
|             | UVLO, rising                   | V <sub>IN,UVLO</sub> |                                           |       |      | 2.5   | V                 |
| Input       | UVLO, hysteresis               | V <sub>IN,HYS</sub>  |                                           |       | 150  |       | mV                |
|             | Quiescent current              | ΙQ                   | V <sub>FB</sub> = 105% × V <sub>REF</sub> |       | 50   | 70    | uA                |
|             | Shutdown current               | Ishdn                | $V_{EN} = 0V$                             |       | 0.1  | 1     | μA                |
|             | Reference voltage              | $V_{REF}$            | I <sub>OUT</sub> = 1A, CCM                | 0.591 | 0.6  | 0.609 | V                 |
|             | FB input current               | I <sub>FB</sub>      | $V_{EN} = 2V$ , $V_{FB} = 1V$             | -50   | 0    | 50    | nA                |
|             | Turn-on delay time             | ton,dly              | From EN high to LX start switching        |       | 0.3  |       | ms                |
| Output      | Soft-start time                | tss                  | Vout from 0% to 100%                      |       | 0.7  |       | ms                |
| Output      | UVP threshold                  | V <sub>UVP</sub>     |                                           |       | 50   |       | %V <sub>REF</sub> |
|             | UVP delay                      | tuvp,dly             |                                           |       | 10   |       | μs                |
|             | UVP hiccup on time             | thiccup,on           |                                           |       | 1.45 |       | ms                |
|             | UVP hiccup off time            | thiccup,off          |                                           |       | 1.45 |       | ms                |
|             | Discharge on resistance        | R <sub>DIS</sub>     |                                           |       | 60   |       | Ω                 |
|             | Top FET R <sub>DS(ON)</sub>    | R <sub>DS(ON)1</sub> |                                           |       | 125  |       | mΩ                |
| MOSFET      | Bottom FET R <sub>DS(ON)</sub> | R <sub>DS(ON)2</sub> |                                           |       | 100  |       | mΩ                |
|             | Top FET Current Limit          | I <sub>LMT,TOP</sub> |                                           | 3     |      |       | Α                 |
|             | Input voltage high             | $V_{\text{EN,H}}$    |                                           | 1.2   |      |       | V                 |
| Enable (EN) | Input voltage low              | $V_{EN,L}$           |                                           |       |      | 0.4   | V                 |
|             | Input current                  | I <sub>EN</sub>      | V <sub>EN</sub> = 2V                      |       |      | 2     | μΑ                |
|             | Thresholds                     | V <sub>PG, R</sub>   | V <sub>FB</sub> rising, good              |       | 90   |       | %                 |
| Power-Good  | Tilesilolus                    | V <sub>PG, F</sub>   | V <sub>FB</sub> rising, fault             |       | 120  |       | %                 |
| 1 ower-good | Delay                          | t <sub>PG,R</sub>    | V <sub>FB</sub> rising, good              |       | 2    |       | μs                |
|             | -                              | t <sub>PG,F</sub>    | V <sub>FB</sub> falling, fault            |       | 20   |       | μs                |
|             | Switching frequency            | fsw                  | I <sub>OUT</sub> = 1A, CCM                |       | 1.2  |       | MHz               |
| COT         | Minimum on-time                | ton,min              |                                           |       | 60   |       | ns                |
|             | Maximum duty cycle             | D <sub>MAX</sub>     |                                           | 100   |      |       | %                 |
| OTP         | Temperature                    | T <sub>OTP</sub>     |                                           |       | 160  |       | °C                |
| OII         | Temperature Hysteresis         | T <sub>HYS</sub>     |                                           |       | 20   |       | °C                |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2:  $\theta_{JA}$  of SY20112ARC is measured in the natural convection at  $T_A = 25^{\circ}$ C on a 2OZ two-layer Silergy evaluation board. Pin 5 is the case position for SY20112ARC  $\theta_{JC}$  measurement.

**Note 3:** The device is not guaranteed to function outside its operating conditions.



**Typical Performance Characteristics** (SY20112ARC,  $T_A = 25$ °C,  $V_{IN} = 5V$ ,  $V_{OUT} = 1.8V$ ,  $L = 0.47 \mu H$ ,  $C_{OUT} = 22 \mu F$ , unless otherwise noted)















#### 



Time (400µs/div)

#### Startup from V<sub>IN</sub>



Time (2ms/div)

### Startup from Enable



Time (800µs/div)

#### 



Time (400µs/div)

#### Shutdown from $V_{\text{IN}}$



Time (100µs/div)

#### Shutdown from Enable



Time (800µs/div)





# Short Circuit Protection ( $V_{IN}$ =5.0V, $V_{OUT}$ =1.8V, $I_{O}$ =0A ~ Short)



Time (4ms/div)





100k

Frequency (Hz)

300k

Bode Plot  $(V_{IN}=5V, V_{OUT}=3.3V, I_{OUT}=3A)$ 

# Short Circuit Protection ( $V_{IN}$ =5.0V, $V_{OUT}$ =1.8V, $I_{O}$ =3A ~ Short)



Time (4ms/div)



-30

10k

30 k

-180

801.23k

Blue Cursor Information: Band Width: 801.2kHz Gain: -14.9dB



#### **Detailed Description**

The SY20112 high-efficiency 1.2MHz synchronous step-down DC/DC regulator operates over a wide input-voltage range of 2.5V to 5.5V and can deliver an output current up to 3A with a low quiescent current of 50  $\mu$ A. To minimize conduction loss, it integrates a main switch and a synchronous switch with very low R<sub>DS(ON)</sub>.

#### **Constant-off-time Architecture**

The SY20112 employs a constant-off-time and peak-current-mode control strategy. When the top FET's current-sense signal reaches internal  $V_{\text{COMP}}$ , the top FET turns off and the bottom FET turns on for a fixed period of time (constant  $t_{\text{OFF}}$ ).  $t_{\text{OFF}}$  is internally calculated according to the input voltage, output voltage, and desired switching frequency ( $f_{\text{SW}}$ ):

$$t_{OFF} = \frac{1 - V_{OUT}/V_{IN}}{f_{SW}}$$

The bottom FET turns off after a period of toff.

#### **Enable Control**

The EN input is a high-voltage capable input with logic-compatible threshold. When EN is driven above 1.2V, normal device operation is enabled. When driven to less than 0.4V, the device will shut down, reducing input current to less than 2µA.

#### **Output Power-Good Indicator**

The power good indicator is an open drain output controlled by a window comparator connected to the feedback signal. If  $V_{FB}$  is greater than  $V_{PG,\,R}$  and less than  $V_{OVP}$  for at least the power good delay time (low to high), PG will be high-impedance. Otherwise, it is pulled low. PG should be connected to  $V_{IN}$  or a voltage source through a resistor (e.g.,  $10k\Omega\sim100k\Omega$ ).

#### **Fault Protection Modes**

#### **Output Current Limit**

With load current increasing, as soon as the high-side FET current exceeds the peak current-limit threshold, the high-side FET will turn off. If the load current continues to increase, the output voltage will drop.

#### **Output Under Voltage Protection (UVP)**

If  $V_{\text{OUT}}$  is less than approximately 50% of the target output voltage for 10 $\mu$ s when the output short circuits or the load

current is much higher than the maximum current capacity, the output under voltage protection (UVP) will be triggered, and the device will enter into hiccup protection mode. The hiccup on-time is 1.45ms, and the hiccup off-time is 1.45ms. If the output fault condition is removed, the device will return to normal operation in the subsequent hiccup on time.

To avoid output overshoot, the internal soft-start circuit voltage  $V_{SS}$  is pulled low temporarily when  $V_{FB}$  exceeds the UVP threshold if the output fault conditions are removed during hiccup on-time, and then the  $V_{SS}$  rises smoothly to ramp the output to the desired voltage during a new soft-start cycle.

#### **Output Overvoltage Protection (OVP)**

If the output voltage rises above the feedback regulation level, the high-side power switch naturally remains off, and the low-side synchronous rectifier remains on until the inductor current reaches zero and the switching actions are suppressed. The switching actions are resumed once the feedback is lower than the reference voltage.

#### **Over Temperature Protection (OTP)**

Instant-PWM includes over temperature protection (OTP) circuitry to prevent overheating due to excessive power dissipation. The device will shutdown when the junction temperature exceeds 160°C. Once the junction temperature cools by approximately 20°C, the device will resume normal operation after a complete soft-start cycle. For continuous operation, provide adequate cooling so that the junction temperature does not exceed the OTP threshold.

### **Application Information**

The SY20112 is highly integrated, so only the following components need to be selected for the targeted application specifications: input capacitor  $C_{\text{IN}}$ , output capacitor  $C_{\text{OUT}}$ , output inductor L, and feedback resistors  $R_{\text{H}}$  and  $R_{\text{L}}$ .

#### Feedback Resistor-Divider RH and RL

Choose  $R_H$  and  $R_L$  to program the proper output voltage. A value between  $1k\Omega$  and  $1M\Omega$  is recommended for both resistors. If  $R_L$  is chosen as  $120k\Omega,$  then  $R_H$  can be calculated as follows:

$$R_H = \frac{(V_{\text{OUT}} - 0.6 \, V) \times RL}{0.6 V}$$

#### Input Capacitor CIN

For the best performance, select a typical X5R or better grade ceramic capacitor with a 10V rating, and greater than  $10\mu F$  capacitance. The capacitor should be placed as close as possible to the device, while also minimizing





the loop area formed by C<sub>IN</sub> and the IN/GND pins. When selecting an input capacitor, ensure that its voltage rating is at least 20% greater than the maximum voltage of the input supply. X5R or X7R dielectric types are the most often selected due to their small size, low cost, surge current capability, and high RMS current rating over a wide temperature and voltage range.

In situations where the input rail is supplied through long wires, it is recommended to add some bulk capacitance like electrolytic, tantalum or polymer type capacitors to reduce the overshoot and ringing caused by the added parasitic inductance.

Consider the RMS current rating of the input capacitor, paralleling additional capacitors if required to meet the calculated RMS ripple current.

$$I_{CIN-RMS} = I_{OUT} \times \sqrt{D \times (1-D)}$$

The worst-case condition occurs at D = 0.5, then

$$I_{CIN\_RMS,MAX} = \frac{I_{OUT}}{2}$$

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitor value determines the input voltage ripple of the converter. If there is a voltage ripple requirement in the system, choose an appropriate input capacitor that meets the specification.

Given the very low ESR and ESL of ceramic capacitors, the input voltage ripple can be estimated using the formula:

$$V_{CIN\_RIPPLE,CAP} = \frac{I_{OUT}}{f_{SW} \times C_{IN}} \times D \times (1 - D)$$

The worst-case condition occurs at D = 0.5, then

$$V_{CIN\_RIPPLE,CAP,MAX} = \frac{I_{OUT}}{4 \times f_{SW} \times C_{IN}}$$

The capacitance value is less important than the RMS current rating. A single  $10\mu F$  X5R capacitor is sufficient in most applications.

#### **Output Inductor L**

There are several considerations in choosing this inductor:

 Choose the inductance to provide a ripple current that is approximately 40% of the maximum output current. The recommended inductance is calculated as:

$$L = \frac{V_{OUT}(1 - V_{OUT} / V_{IN,MAX})}{f_{sw} \times I_{OUT,MAX} \times 0.4}$$

where fsw is the switching frequency and IOUT,MAX is the maximum load current.

 The saturation current rating of the inductor must be greater than the peak inductor current under full-load conditions:

$$I_{SAT,MIN} > I_{OUT,MAX} + \frac{V_{OUT}(1 - V_{OUT}/V_{IN,MAX})}{2 \times f_{SW} \times L}$$

3) The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency requirement. It is recommended to choose an inductor with DCR less than 50mΩ to achieve good overall efficiency.

#### **Output Capacitor Cout**

Select the output capacitor  $C_{\text{OUT}}$  to handle the output ripple requirements. Both steady state ripple and transient requirements must be taken into consideration when selecting the component. For the best performance, use an X5R or better grade ceramic capacitor with a 6.3V rating, and capacitance greater than  $22\mu\text{F}$ .

For applications where the design must meet stringent ripple requirements, the following considerations must be followed:

The output voltage ripple at the switching frequency is caused by the inductor current ripple ( $\Delta I_L$ ) on the output capacitor's ESR (ESR ripple), as well as the stored charge (capacitive ripple).

When calculating total ripple, consider both.

$$V_{RIPPLE,ESR} = \Delta I_L \times ESR$$

$$V_{RIPPLE,CAP} = \frac{\Delta I_L}{8 \times C_{OUT} \times f_{SW}}$$

The capacitive ripple might be higher because the effective capacitance for ceramic capacitors decreases with the voltage across the terminals. The voltage derating is usually included as a chart in the capacitor datasheet, and the ripple can be recalculated after taking the target output voltage into account.

#### **Load-Transient Considerations**

The SY20112 integrates the compensation components to achieve good stability and fast transient responses. In some applications, adding a ceramic capacitor (feed-forward capacitor  $C_{FF}$ ) in parallel with  $R_H$  may further speed up the load-transient responses, and is therefore recommended for applications with large load-transient step requirements.



### **Application Schematic** (Vout = 1.8V)



### **BOM List**

| Reference<br>Designator | Description                       | Part Number       | Manufacturer |
|-------------------------|-----------------------------------|-------------------|--------------|
| L <sub>1</sub>          | 0.47µH                            | 0420CDMCCDS-R47MC | Sumida       |
| C <sub>IN1</sub>        | 100µF/25V(electrolytic capacitor) |                   |              |
| C <sub>IN2</sub>        | 22μF/6.3V, 0805, X5R              | C2012X5R0J226M    | TDK          |
| Соит                    | 22µF/6.3V, 0805, X5R              | C2012X5R0J226M    | TDK          |
| Cff                     | 22pF/50V, 0603, C0G               | C1608C0G1H220J    | TDK          |
| R <sub>H</sub>          | 100kΩ, 1%, 0603                   |                   |              |
| RL                      | 49.9kΩ, 1%, 0603                  |                   |              |
| R <sub>PG</sub>         | 100kΩ, 0603                       |                   |              |

### **Recommended Component Values for Typical Applications**

| V <sub>OUT</sub> (V) | R <sub>H</sub> (kΩ) | $R_L(k\Omega)$ | C <sub>FF</sub> (pF) | L/(Rated/Saturating<br>Current) | C <sub>OUT</sub>     |
|----------------------|---------------------|----------------|----------------------|---------------------------------|----------------------|
| 1.2                  | 49.9                | 49.9           | 22                   | 0.47µH/(8.1A/11A)               | 22μF/6.3V, 0805, X5R |
| 1.8                  | 100                 | 49.9           | 22                   | 0.47µH/(8.1A/11A)               | 22μF/6.3V, 0805, X5R |
| 3.3                  | 100                 | 22.1           | 22                   | 0.47µH/(8.1A/11A)               | 22μF/6.3V, 0805, X5R |





### **Layout Design**

Follow these PCB layout guidelines for optimal performance and thermal dissipation:

- Input Capacitors: Place the input capacitors very close to IN and GND pins, minimizing the loop formed by these connections. The input capacitor should be connected to the IN and GND by wide copper plane.
- Output Capacitors: Connect the C<sub>OUT</sub> negative terminal to the GND pin using wide copper traces instead of vias, in order to achieve better accuracy and stability of output voltage.
- Feedback Network: Place the feedback components (R1, R2, and CFF) as close to the FB pin as possible. Avoid routing the feedback line near LX, or other high-frequency signals as it is noisesensitive. Use a Kelvin connection to connect with Cout rather than the inductor output terminal.

- LX Connection: Keep the LX area small to prevent excessive EMI, while providing a wide copper trace to minimize parasitic resistance and inductance.
- Control Signals: It is not recommended to connect control signals directly to  $V_{IN}$ . A resistor in a range of  $1k\Omega$  to  $1M\Omega$  should be used if the lines are pulled high to  $V_{IN}$ .
- GND Vias: Place an adequate number of vias on the GND layer around the device for better thermal performance. The exposed GND pad should be connected to a copper area larger than its size. Place four GND vias on it for heat dissipation.
- PCB Board: To achieve the best thermal and noise performance, maximize the PCB copper area connecting to the GND pin. A ground plane is highly recommended if board space allows. Connect the ground pad to a large copper area to enhance thermal performance.



Figure 3. Suggested PCB Layout



### **SOT563 Package Outline Drawing**



Note: All dimensions are in millimeters and exclude mold flash and metal burr.



### **Taping and Reel Specification**

# **Taping Orientation SOT563**



### Feeding Direction ———

### **Carrier Tape and Reel Specification for Packages**



| Package types | Tape width (mm) | Pocket pitch(mm) | Reel size<br>(Inch) | Trailer<br>length(mm) | Leader length (mm) | Qty per reel<br>(pcs) |
|---------------|-----------------|------------------|---------------------|-----------------------|--------------------|-----------------------|
| SOT563        | 8               | 4                | 7"                  | 280                   | 160                | 5000                  |

Others: NA





**Revision History**The revision history provided is for informational purposes only and is believed to be accurate; however, it is not warrantied. Please make sure that you have the latest revision.

| Date          | Revision     | Change             |
|---------------|--------------|--------------------|
| Jun. 11, 2020 | Revision 0.9 | Initial Release    |
| Jun. 11, 2021 | Revision 1.0 | Production Release |





#### IMPORTANT NOTICE

- 1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.
- 2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.
- 3. **Limited warranty and liability.** Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.
- 4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.
- 5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.
- 6. **No offer to sell or license**. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

©2020 Silergy Corp. All Rights Reserved.