

## High Efficiency, 4A, 18V Input Synchronous Step-Down Regulator

## **General Description**

The SY21174I high-efficiency 500kHz synchronous step-down DC/DC regulator operates over a wide input voltage range of 4.2V to 18V, and can deliver an output current up to 4A. It integrates a top FET and a bottom FET with very low  $R_{DS(ON)}$  to minimize conduction loss. The 500kHz pseudo-constant switching frequency enables using small external inductor and capacitor values.

The SY21174I employs constant on-time and ripple-based control strategy to achieve fast transient response for applications with high stepdown ratios, and high efficiency at light loads. It also provides cycle-by-cycle current limiting and over temperature protection.

The SY21174I is highly integrated, so only the input and output capacitors, inductor, and feedback resistors need to be selected for the targeted application specifications.

The SY21174I is available in a compact TSOT23-6 package.

## **Features**

- Low R<sub>DS(ON)</sub> for Internal Switches: 55mΩ Top, 36mΩ Bottom
- 4.2V to 18V Input Voltage Range
- Up to 4A Output Current
- 500kHz Switching Frequency Minimizes Required External Components
- Constant On-Time and Ripple-Based Control to Achieve Fast Transient Responses
- Stable with 22µF COUT and 0.68µH Inductor
- Cycle-by-Cycle Top/Bottom Current Limitation
- Internal Soft-Start Limits the Inrush Current
- Hiccup Mode for Short-Circuit Protection
- Over Temperature Protection with Auto-Recovery
- Output Auto-Discharge Function
- RoHS-Compliant and Halogen-Free
- Compact Package: TSOT23-6

## **Applications**

- Set Top Box
- Portable TV
- DSL Modem
- LCD TV
- IP Camera
- Networking

# **Typical Application**



Figure 1. Typical Application Circuit



Figure 2. Efficiency vs. Output Current



# **Ordering Information**

| Ordering<br>Part Number                           | Package type                       | Top Mark      |  |  |
|---------------------------------------------------|------------------------------------|---------------|--|--|
|                                                   | TSOT23-6                           |               |  |  |
| SY21174IADC                                       | RoHS Compliant and<br>Halogen Free | dL <i>xyz</i> |  |  |
| x = year code, y = week code, z = lot number code |                                    |               |  |  |

## Pinout (top view)



# **Pin Description**

| Pin No | Pin Name | Pin Description                                                                                                                                       |
|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | FB       | Output feedback pin. Connect this pin to the center point of the output resistor-divider as shown in Figure 1. $V_{OUT} = 0.6 \times (1 + R_H/R_L)$ . |
| 2      | EN       | Enable pin. Pull low to disable the device, pull high to enable. Do not leave this pin floating.                                                      |
| 3      | GND      | Ground pin.                                                                                                                                           |
| 4      | IN       | Power input. Decouple this pin from the GND pin with at least a $10\mu$ F ceramic capacitor.                                                          |
| 5      | LX       | Inductor pin. Connect this pin to the switching node of the inductor.                                                                                 |
| 6      | BS       | Bootstrap pin. Supply for top FET gate driver. Connect a $0.1\mu$ F ceramic capacitor between the BS and LX pin.                                      |







# **Absolute Maximum Ratings**

| Parameter (Note 1)               | Min      | Max      | Unit |
|----------------------------------|----------|----------|------|
| IN                               | -0.3     | 19       |      |
| EN, LX                           | -0.3     | IN + 0.3 |      |
| LX, 20ns duration                | -5       | IN + 3   | V    |
| BS                               | LX - 0.3 | 3 LX + 4 |      |
| FB                               | -0.3     | 4        |      |
| Junction Temperature, Operating  | -40      | 150      |      |
| Lead Temperature (Soldering,10s) |          | 260      | °C   |
| Storage Temperature              | -65      | 150      |      |

## **Thermal Information**

| Parameter (Note 2)                                     | Тур | Unit   |
|--------------------------------------------------------|-----|--------|
| θ <sub>JA</sub> Junction-to-Ambient Thermal Resistance | 50  | °C /// |
| θ <sub>JC</sub> Junction-to-Case Thermal Resistance    | 6.3 | °C/W   |
| $P_D$ Power Dissipation $T_A = 25^{\circ}C$            | 2   | W      |

# **Recommended Operating Conditions**

| Parameter (Note 3)   | Min | Max | Unit |
|----------------------|-----|-----|------|
| IN                   | 4.2 | 18  | V    |
| Output Current       |     | 4   | А    |
| Ambient Temperature  | -40 | 85  | ŝ    |
| Junction Temperature | -40 | 125 | C    |



## **Electrical Characteristics**

 $(V_{\text{IN}} = 12V, V_{\text{OUT}} = 3.3V, L = 3.9\mu\text{H}, C_{\text{OUT}} = 22\mu\text{F}, T_{\text{J}} = 25^{\circ}\text{C}, I_{\text{OUT}} = 1\text{A unless otherwise specified})$ 

| Parameter   |                          | Symbol               | Test Conditions                    | Min  | Тур | Max  | Unit              |
|-------------|--------------------------|----------------------|------------------------------------|------|-----|------|-------------------|
|             | Voltage range            | VIN                  |                                    | 4.2  |     | 18   | V                 |
|             | UVLO rising threshold    | Vin,uvlo             |                                    |      |     | 4.15 | V                 |
| Input       | UVLO hysteresis          | V <sub>IN,HYS</sub>  |                                    |      | 0.3 |      | V                 |
|             | Quiescent current        | la                   | IOUT = 0A, VFB = VREF × 105%       |      | 200 | 280  | μA                |
|             | Shutdown current         | I <sub>SHDN</sub>    | $V_{EN} = 0V$                      | 504  | 5   | 10   | μA                |
|             | FB reference voltage     | Vref                 |                                    | 591  | 600 | 609  | mV                |
|             | FB input current         | I <sub>FB</sub>      | V <sub>FB</sub> = 3.3V             | -50  | 0   | 50   | nA                |
|             | Turn on delay            | t <sub>ON,DLY</sub>  | from EN high to LX start switching |      | 300 |      | μs                |
|             | Soft start time          | tss                  | Vout from 0 to 100%                | 1    | 1.7 | 2.4  | ms                |
| Output      | Discharge FET resistance | R <sub>DIS</sub>     |                                    |      | 40  |      | Ω                 |
|             | UVP threshold            | VUVP                 |                                    |      | 33  |      | %V <sub>REF</sub> |
|             | UVP delay                | t <sub>UVP,DLY</sub> |                                    |      | 100 |      | μs                |
|             | UVP hiccup ON time       | thiccup,on           |                                    |      | 2.5 |      | ms                |
|             | UVP hiccup OFF time      | thiccup,off          |                                    |      | 9   |      | ms                |
|             | Rising threshold         | V <sub>EN,R</sub>    |                                    | 1.08 | 1.2 | 1.32 | V                 |
| Enable (EN) | Falling threshold        | V <sub>EN,F</sub>    |                                    | 0.9  | 1.0 | 1.1  | V                 |
|             | Top FET on resistance    | RDS(ON),TOP          | V <sub>BS-LX</sub> = 3.3V          |      | 55  | 105  | mΩ                |
| MOOFET      | Bottom FET on resistance | Rds(on),bot          |                                    |      | 36  | 55   | mΩ                |
| MOSFET      | Top FET current limit    | ILMT, TOP            |                                    |      | 5.5 |      | А                 |
|             | Bottom FET current limit | I <sub>LMT,BOT</sub> |                                    | 4    |     |      | А                 |
|             | Switching frequency      | fsw                  | V <sub>OUT</sub> = 3.3V, CCM       |      | 500 |      | kHz               |
| Frequency   | Min ON time              | ton,min              |                                    |      | 50  |      | ns                |
|             | Min OFF time             | toff,min             |                                    |      | 100 |      | ns                |
| OTP         | Temperature              | Тотр                 | (Note 4)                           |      | 150 |      | °C                |
| UIP         | Temperature hysteresis   | THYS                 | (Note 4)                           |      | 15  |      | °C                |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Note 2**:  $\theta_{JA}$  of SY1174IADC is measured in the natural convection at  $T_A = 25^{\circ}C$  on a 2oz two-layer Silergy evaluation board. Paddle of TSOT23-6 package is the case position for SY21174I  $\theta_{JC}$  measurement.

Note 3: The device is not guaranteed to function outside its operating conditions.

Note 4: Guaranteed by design.



# **Typical Performance Characteristics**

(SY21174I,  $T_A = 25^{\circ}C$ ,  $V_{IN} = 12V$ ,  $V_{OUT} = 3.3V$ ,  $L = 3.9\mu$ H,  $C_{OUT} = 22\mu$ F, unless otherwise noted)





Output Current (A)





Output Current (A)









Time(800µs/div)



Time(800µs/div)



Time(2ms/div)



Time(800µs/div)

Shutdown from Enable



Time(800µs/div)





Time(2ms/div)





Time(20ms/div)

Short Circuit Protection (V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 3.3V, I<sub>OUT</sub> = 4A ~ short)



Time(20ms/div)

Bode Plot











## **Detailed Description**

The SY21174I high-efficiency 500kHz synchronous stepdown DC/DC regulator operates over a wide input voltage range of 4.2V to 18V, and can deliver an output current up to 4A. It integrates a top FET and a bottom FET with very low  $R_{DS(ON)}$  to minimize conduction loss. The 500kHz pseudo-constant switching frequency allows small external inductor and capacitor values.

The SY21174I is highly integrated, so only the input and output capacitors, inductor, and feedback resistors need to be selected for the targeted application specifications.

The SY21174I also provides cycle-by-cycle current limiting and thermal shutdown protection.

**Constant On-time and Ripple-based Control Strategy** The SY21174I employs instant PWM architecture to achieve fast transient response for applications with high step-down ratios, and high efficiency at light loads. It uses a constant on-time and ripple-based control strategy in which a virtual replica of the inductor current signal is synthesized internally and combined with the feedback voltage. When the sum voltage is lower than the reference voltage, the bottom FET turns off and the top FET turns on for a fixed period of time (Constant ton). ton is internally calculated according to the input voltage, output voltage, and desired switching frequency (f<sub>SW</sub>):

$$t_{ON} = \frac{V_{OUT}/V_{IN}}{f_{SW}}$$

The top FET turns off after a period of ton.

### Input Under Voltage Lockout (UVLO)

To prevent operation before all internal circuitry is ready and to ensure that the top FET and bottom FET can be sufficiently enhanced, the SY21174I incorporates one input under-voltage lockout protections. The SY21174I remains in a low current state and all switching actions are inhibited until  $V_{IN}$  exceeds its rising threshold. At that time, if EN is enabled, the device will start-up. If  $V_{IN}$  falls below  $V_{IN,UVLO}$  less than the input UVLO hysteresis, switching actions will again be suppressed.

### Enable and Adjusting Input Undervoltage Lockout

The EN pin provides programmable ON/OFF control by connecting an external resistor-divider, and has an accurate rising and falling threshold. The SY21174I will operate while the EN pin voltage exceeds the rising threshold. If the EN pin voltage is pulled below the falling threshold, the regulator will stop switching and enter shutdown state.



It is not recommended to connect EN to the IN node directly. A resistor with a value between  $1k\Omega$  and  $1M\Omega$  is recommended if the EN pin is pulled high to the IN node.

### Soft-Start

The SY21174I has a built-in soft-start to control the rise rate of the output voltage and limit the input current surge during IC start-up. The typical soft-start time is 1.7ms.

### **Output Auto-Discharge Function**

The SY21174I discharges the output voltage when the regulator shuts down from  $V_{IN}$  or EN, or over temperature protection, so that output voltage can be discharged in a minimal time, even output current is zero.

### **External Bootstrap Capacitor**

The external bootstrap capacitor provides the gate driver voltage for the N-channel top FET. A  $0.1\mu$ F low-ESR ceramic capacitor connected between the BS pin and the LX pin is recommended.



### **Overcurrent and Short-Circuit Protection**

If the top FET current exceeds the top current-limit threshold, the top FET will turn off and the bottom FET will turn on. If the bottom FET current exceeds the bottom current-limit threshold, the bottom FET will continue turning on until the bottom FET current decreases below the bottom current-limit threshold. As a result, both inductor peak and valley currents are limited. If the output current continues to increase, the output voltage will drop. If the output voltage falls below 33% of the regulation level, an output short condition is detected and the SY21174I will operate in hiccup Mode. The hiccup ON time is 2.5ms and the hiccup OFF time is 9ms. If the hard short is removed, the SY21174I will return to normal operation.

# SY21174I



### **Over Temperature Protection (OTP)**

Instant-PWM includes over temperature protection (OTP) circuitry to prevent overheating due to excessive power dissipation. This will shut down the device when the junction temperature exceeds 150°C. Once the junction temperature cools by approximately 15°C, the device will resume normal operation after a complete soft-start cycle. For continuous operation, provide adequate cooling so that the junction temperature will not exceed the OTP threshold.

## **Application Information**

The SY21174I is highly integrated, so only the input capacitor  $C_{IN}$ , the output capacitor  $C_{OUT}$ , the output inductor L, and the feedback resistors  $R_H$  and  $R_L$  need to be selected for the targeted application specifications.

### Feedback Resistor-Divider $R_H$ and $R_L$

Choose R<sub>H</sub> and R<sub>L</sub> to program the proper output voltage. A value between  $1k\Omega$  and  $1M\Omega$  is recommended for both resistors to minimize power consumption under light loads. If V<sub>OUT</sub> = 3.3V and R<sub>H</sub> is chosen as  $100k\Omega$ , for example, then R<sub>L</sub> can be calculated as follows:



With a calculated value of  $22.2k\Omega$  for R<sub>L</sub>, a standard 1%  $22.1k\Omega$  resistor is selected.

### Input Capacitor C<sub>IN</sub>

For the best performance, select a typical X5R or better grade ceramic capacitor with a 10V rating, and at least  $10\mu$ F capacitance. The capacitor should be placed as close as possible to the device, while also minimizing the loop area formed by C<sub>IN</sub> and the IN/GND pins.

When selecting an input capacitor, ensure that its voltage rating is at least 20% greater than the maximum voltage of the input supply. X5R or X7R dielectric types are the most often selected due to their small size, low cost, surge current capability, and high RMS current rating over a wide temperature and voltage range.

In situations where the input rail is supplied through long wires, it is recommended to add some bulk capacitance like electrolytic, tantalum or polymer type capacitors to reduce the overshoot and ringing caused by the added parasitic inductance. Consider the RMS current rating of the input capacitor, paralleling additional capacitors if required to meet the calculated RMS ripple current.

$$I_{CIN\_RMS} = I_{OUT} \times \sqrt{D \times (1 - D)}$$

The worst-case condition occurs at D = 0.5, then

$$I_{CIN\_RMS,MAX} = \frac{I_{OUT}}{2}$$

For simplicity, use an input capacitor with an RMS current rating greater than 50% of the maximum load current.

The input capacitor value determines the input voltage ripple of the converter. If there is a voltage ripple requirement in the system, choose an appropriate input capacitor that meets the specification.

Given the very low ESR and ESL of ceramic capacitors, the input voltage ripple can be estimated using the formula:

$$W_{CIN_{RIPPLE,CAP}} = \frac{I_{OUT}}{f_{SW} \times C_{IN}} \times D \times (1 - D)$$

The worst-case condition occurs at D = 0.5, then

$$V_{CIN\_RIPPLE,CAP,MAX} = \frac{I_{OUT}}{4 \times f_{SW} \times C_{IN}}$$

The capacitance value is less important than the RMS current rating. A single  $10\mu$ F X5R capacitor is sufficient in most applications.

### **Output Inductor L**

Consider the following when choosing this inductor:

 Choose the inductance to provide a ripple current that is approximately 40% of the maximum output current. The recommended inductance is calculated as:

$$L = \frac{V_{OUT} (1 - V_{OUT} / V_{IN,MAX})}{f_{sw} \times I_{OUT,MAX} \times 0.4}$$

where  $f_{\text{SW}}$  is the switching frequency and  $I_{\text{OUT,MAX}}$  is the maximum load current.

The SY1174I has high tolerance for ripple current amplitude variation. As a result, the final choice of inductance can vary slightly from the calculated value with no significant performance impact.



2) The inductor's saturation current rating must be greater than the peak inductor current under full load:

$$I_{SAT,MIN} > I_{OUT,MAX} + \frac{V_{OUT}(1 - V_{OUT}/V_{IN,MAX})}{2 \times f_{SW} \times L}$$

3) The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency requirement. Use an inductor with DCR less than  $20m\Omega$  to achieve good overall efficiency.

### **Output Capacitor COUT**

Select the output capacitor  $C_{OUT}$  to handle the output ripple requirements. Both steady-state ripple and transient requirements must be taken into consideration when selecting  $C_{OUT}$ . For the best performance, use an X5R or better grade ceramic capacitor with a 16V rating, and capacitance of at least  $22\mu$ F.

For applications where the design must meet stringent ripple requirements, the following considerations must be followed.

The output voltage ripple at the switching frequency is caused by the inductor-current ripple ( $\Delta I_L$ ) on the output capacitor's ESR (ESR ripple), as well as the stored charge (capacitive ripple). When calculating total ripple, consider both.

$$V_{RIPPLE,ESR} = \Delta I_L \times ESR$$

$$V_{RIPPLE,CAP} = \frac{\Delta I_L}{8 \times C_{OUT} \times f_{SW}}$$

The capacitive ripple might be higher because the effective capacitance for ceramic capacitors decreases with the voltage across the terminals. The voltage derating is usually included as a chart in the capacitor datasheet, and the ripple can be recalculated after taking the target output voltage into account.

### Load-Transient Considerations

The SY21174I integrates compensation components to achieve fast transient response and improved stability. In some applications, adding a ceramic capacitor (feed-forward capacitor  $C_{FF}$ ) in parallel with  $R_H$  may further speed up the load-transient response, and is therefore recommended for applications with large load-transient step requirements.





# Application Schematic (Vout = 1.8V)



## **BOM List**

| Reference Designator | Description                     | Part Number      | Manufacturer |
|----------------------|---------------------------------|------------------|--------------|
| C <sub>IN1</sub>     | 47µF/50V Electrolytic Capacitor |                  |              |
| C <sub>IN2</sub>     | 10µF/25V/X7R,1206               | C3216X7R1E106K   | TDK          |
| CIN3                 | 0.1µF/50V/X5R,0603              | C1608X5R1H104K   | TDK          |
| C <sub>FF</sub>      | 100pF/50V/C0G, 0603             | C1608C0G1H101J   | TDK          |
| Cout                 | 22µF/16V/X5R,1206               | C3216X5R1C226K   | TDK          |
| C <sub>BS</sub>      | 0.1µF/50V/X5R,0603              | C1608X5R1H104K   | TDK          |
| L                    | 3.9µH/inductor, 5.9A            | CDRH8D43NP-3R9NC | Sumida       |
| R <sub>H</sub>       | 100kΩ, 1%, 0603                 |                  |              |
| RL                   | 22.1kΩ, 1%, 0603                |                  |              |
| Renh                 | 10kΩ, 1%, 0603                  |                  |              |
| R <sub>ENL</sub>     | 1MΩ, 1%, 0603                   |                  |              |

# **Recommend Components for Typical Applications**

| V <sub>OUT</sub> (V) | R <sub>H</sub> (kΩ) | R <sub>L</sub> (kΩ) | C <sub>FF</sub> (pF) | L/Part Number          | Cout              |
|----------------------|---------------------|---------------------|----------------------|------------------------|-------------------|
| 1.2                  | 100                 | 100                 | 47                   | 2.0µH/CDRH8D43NP-2R0NC | 22µF/16V/X5R,1206 |
| 1.8                  | 100                 | 49.9                | 47                   | 2.0µH/CDRH8D43NP-2R0NC | 22µF/16V/X5R,1206 |
| 3.3                  | 100                 | 22.1                | 100                  | 3.9µH/CDRH8D43NP-3R9NC | 22µF/16V/X5R,1206 |
| 5                    | 100                 | 13.7                | 220                  | 4.7µH/CDRH8D43NP-4R7NC | 22µF/16V/X5R,1206 |



## Layout Design

Follow these PCB layout guidelines for optimal performance and thermal dissipation:

- Input Capacitors: Place the input capacitors very close to IN and GND pins, minimizing the loop formed by these connections. The input capacitor should be connected to the IN and GND by wide copper plane.
- **Output Capacitors:** Connect the C<sub>OUT</sub> negative terminal to the GND pin using wide copper traces instead of vias, in order to achieve better accuracy and stability of output voltage.
- Feedback Network: Place the feedback components (R<sub>H</sub>, R<sub>L</sub>, and C<sub>FF</sub>) as close to the FB pin as possible. Avoid routing the feedback line near LX, or other high-frequency signals as it is noisesensitive. Use a Kelvin connection to connect with C<sub>OUT</sub> rather than the inductor output terminal.

**LX Connection:** Keep the LX area small to prevent excessive EMI, while providing a wide copper trace to minimize parasitic resistance and inductance.

- EN Signal: It is not recommended to connect EN signal directly to V<sub>IN</sub>. A resistor in a range of 1kΩ to 1MΩ should be used if the lines are pulled high to V<sub>IN</sub>.
- **GND Vias:** Place an adequate number of vias on the GND layer around the device for better thermal performance. The exposed GND pad should be connected to a copper area larger than its size. Place multiple GND vias on it for heat dissipation.
- **PCB Board:** To achieve the best thermal and noise performance, maximize the PCB copper area connecting to the GND pin. A ground plane is highly recommended if board space allows. Connect the ground pad to a large copper area to enhance thermal performance.



Figure 4. Recommended PCB Layout







Note: All dimensions are in millimeters and exclude mold flash and metal burr.



# **Taping and Reel Specification**

## **TSOT23-6** taping orientation



Feeding direction

## Carrier tape and reel specification for packages



| Package  | Tape width | Pocket    | Reel size | Trailer    | Leader length | Qty per |
|----------|------------|-----------|-----------|------------|---------------|---------|
| types    | (mm)       | pitch(mm) | (Inch)    | length(mm) | (mm)          | reel    |
| TSOT23-6 | 8          | 4         | 7         | 400        | 160           | 3000    |

## Others: NA



# **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, however, not warrantied. Please make sure that you have the latest revision.

| Date         | Revision      | Change                                                   |  |  |  |
|--------------|---------------|----------------------------------------------------------|--|--|--|
| Sep.12, 2019 | Revision 1.0  | Production Release                                       |  |  |  |
| Nov.14, 2022 | Revision 0.9C | odated the lead width of package (Page 11)               |  |  |  |
| Oct.30, 2018 | Revision 0.9B | Update in EC table (Page 4):                             |  |  |  |
|              |               | 1. Add max value of Quiescent Current (280µA);           |  |  |  |
|              |               | 2: Add max value of Top FET Ron (105m $\Omega$ );        |  |  |  |
|              |               | : Add max value of Bottom FET Ron (55m $\Omega$ );       |  |  |  |
|              |               | 4: Add min value of Soft-start Time (1ms);               |  |  |  |
|              |               | 5: Add max value of Soft-start Time (2.4ms)              |  |  |  |
| Sep.20, 2018 | Revision 0.9A | Remove the "advanced design specification" in the header |  |  |  |
| Sep.12, 2018 | Revision 0.9  | Initial Release                                          |  |  |  |



## **IMPORTANT NOTICE**

1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.

2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy product.

3. Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.

4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.

6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

©2021 Silergy Corp.

All Rights Reserved.