

High-Current Overvoltage Protection Switch With Integrated Reverse Blocking MOSFETs

## **General Description**

The SY20805 is an overvoltage protection switch with high current capability used for preventing damage to the downstream systems with low voltage ratings. Programmable OVP can be configured using a simple external resistor divider. It operates with a wide input voltage range from 2.5V to 30V.

An integrated reverse blocking FET with 20V rating prevents the leakage current from the output to the input when the input power supply is removed, but the output is not discharged. The low power path resistance R<sub>PWPT</sub> helps reduce power loss during normal operation. The enable control can be used for turning off the power path. A precision current monitor output provides a voltage proportional with the current flowing through the device. The SY20805 integrates over-temperature protection shutdown and auto-recovery with hysteresis to protect against over-temperature events.

The SY20805 is available in a compact CSP1.73×1.73-12 package.

## Features

- Input Voltage Range: 2.5V to 30V
- 20V Integrated Reverse Blocking FET Rating
- Extremely Low Power Path Resistance RPWPT
- R<sub>PWPT</sub>=53mΩ (Typical)
  Programmable OVP Through External Resistor Divider, ±3% Accuracy (max)
- Internal Soft-Start to Prevent In-Rush Current
- Thermal Shutdown Protection and Auto-Recovery
- Current Indicator with ±5% Accuracy
- RoHS Compliant and Halogen Free
- Compact Package: CSP-12 (1.73mm×1.73mm)

## Applications

- Smartphones
- Tablet PCs
- Mobile Devices



Figure 1. Schematic Diagram

1



## **Ordering Information**

| Ordering<br>Part Number | Package Type                                          | Top Mark      |
|-------------------------|-------------------------------------------------------|---------------|
| SY20805PLC              | CSP1.73×1.73-12<br>RoHS Compliant and Halogen<br>Free | ZQ <i>xyz</i> |

x=year code, y=week code, z= lot number code

# Pinout (top view)



| Pin Name | Pin Number  | Pin Description                                                                                                                                                                                                                                                                                        |
|----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IN       | B1,B2,B3,B4 | Power input pin. Connect the IN pins together. Decouple high frequency                                                                                                                                                                                                                                 |
|          |             | noise by connecting at least a 0.1µF MLCC to ground.                                                                                                                                                                                                                                                   |
| OUT      | C1,C2,C3,C4 | Output voltage pin. Connect the OUT pins together for normal operation.                                                                                                                                                                                                                                |
| ISNS     | A1          | Current indicator pin. Connect a resister $R_{SNS}$ from this pin to ground. The current flow is mirrored internally to charge $R_{SNS}$ for the indication. The ratio of power current to mirrored current is 2.5k. The voltage on the ISNS pin equals to $V_{ISNS}$ =( $I_{OUT}/2.5k$ )× $R_{SNS}$ . |
| EN       | A4          | EN control pin. High logic enables all the internal circuit; low logic disables the internal energy flow path.                                                                                                                                                                                         |
| OVP      | A3          | External OVP program pin. Connect resistor divider to this pin to program the OVP threshold. The internal reference is at 1.26V. Pull down this pin to ground to disable external program function.                                                                                                    |
| GND      | A2          | Power ground pin.                                                                                                                                                                                                                                                                                      |



**Block Diagram** 



Figure 2. Block Diagram

# Absolute Maximum Ratings (Note 1)

| IN, EN, OVP                            | 30V           |
|----------------------------------------|---------------|
| OUT                                    | 20V           |
| ISNS                                   | 6V            |
| Continues IN, OUT Current              | 3A            |
| Peak IN, OUT Current (10ms)            | 5A            |
| Power Dissipation, PD @ TA = 25°C CSP, | 1.67 W        |
| Package Thermal Resistance (Note 2)    |               |
| heta JA                                | 60 °C/W       |
| θ <sub>JC</sub>                        | 7 °C/W        |
| Junction Temperature Range             | 150°C         |
| Lead Temperature (Soldering, 10 sec.)  | 260°C         |
| Storage Temperature Range              | 65°C to 150°C |

## Recommended Operating Conditions (Note 3)

| IN, EN, OVP                 | less than 30V |
|-----------------------------|---------------|
| OUT                         | less than 20V |
| ISNS                        | less than 6V  |
| Continues IN, OUT Current   | less than 3A  |
| Peak IN, OUT Current (10ms) | less than 5A  |
| Junction Temperature Range  | 40°C to 125°C |
| Ambient Temperature Range   | 40°C to 85°C  |



## **Electrical Characteristics**

(VIN = 2.5V to 30V, RISNS=1k, CIN=1µF, COUT=1µF, TA = 25°C, unless otherwise specified)

| Parameter                              | Symbol            | Test Conditions                                                                                  | Min  | Тур  | Max  | Unit |
|----------------------------------------|-------------------|--------------------------------------------------------------------------------------------------|------|------|------|------|
| Input Voltage Range                    | Vin               |                                                                                                  | 2.5  |      | 30   | V    |
| Input UVLO Threshold                   | Vuvlo             |                                                                                                  |      |      | 2.4  | V    |
| UVLO Hysteresis                        | VHYS              |                                                                                                  |      | 0.1  |      | V    |
| Reverse Blocking Range                 | Vrb               |                                                                                                  |      |      | 20   | V    |
| Bias Current                           | I <sub>BIAS</sub> | V <sub>IN</sub> =5V                                                                              |      | 100  |      | μA   |
| Reverse Blocking Current               | I <sub>RB</sub>   | V <sub>IN</sub> =0V, V <sub>OUT</sub> =16V, EN=0V                                                |      | 2    | 5    | μA   |
| Oburtularum Orumnant                   |                   | V <sub>IN</sub> =5V, EN=0V                                                                       |      | 6    | 10   | μA   |
| Shutdown Current                       | ISD               | V <sub>IN</sub> =30V, EN=0V                                                                      |      | 9    | 15   | μA   |
| Enchle Threehold                       | V                 | Rising                                                                                           | 1.2  |      |      | V    |
| Enable Threshold                       | VEN               | Falling                                                                                          |      |      | 0.5  | V    |
| OVP Program Threshold                  | VOVP              |                                                                                                  | 1.22 | 1.26 | 1.30 | V    |
| Resistance of Power Path               | R <sub>PWPT</sub> | V <sub>IN</sub> =5V, I <sub>OUT</sub> =200mA, from IN<br>to OUT                                  | 30   | 53   | 70   | mΩ   |
| Current Indiastor Assurage             | VISNS             | Ιουτ=0.5A, Rsns=1k                                                                               | 186  | 200  | 214  | mV   |
|                                        |                   | IOUT=1.0A, RSNS=1k                                                                               | 380  | 400  | 420  | mV   |
| Maximum Current<br>Capability (Note 4) | Імах              |                                                                                                  |      | 5    |      | А    |
| Output Load Capacitance                | Соит              | V <sub>IN</sub> =5V                                                                              |      |      | 1000 | μF   |
| Deglitch Time                          | t <sub>DG</sub>   | Time from 2.5V <v<sub>IN<v<sub>OVP to <math>V_{OUT}</math>=10% of V<sub>IN</sub></v<sub></v<sub> | 6    | 11   | 16   | ms   |
| Switch Turn-on Time                    | t <sub>ON</sub>   | V <sub>IN</sub> =5V,<br>V <sub>OUT</sub> =10% of V <sub>IN</sub> to 90% V <sub>IN</sub>          | 0.7  | 1.2  | 1.7  | ms   |
| Thermal Shutdown<br>Temperature        | T <sub>SD</sub>   |                                                                                                  |      | 150  |      | °C   |
| Thermal Shutdown<br>Hysteresis         | THYS              |                                                                                                  |      | 20   |      | °C   |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Note 2**:  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}C$  on a low effective single-layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard.

**Note 3**: The device is not guaranteed to function outside its operating conditions.

**Note 4**: These characteristics are design-guaranteed, not test items.



# **Typical Operating Characteristics**



Time (4ms/div)







Time (800µs/div)





Time (4ms/div)





Temperature (°C)

Silergy Corp. Confidential-Prepared for Customer Use Only 5 All Rights Reserved.

Normalized V<sub>ISNS</sub>(%)



# SY20805





Normalized R<sub>ON</sub> vs. Output Current (V<sub>IN</sub>=5.0V)





I<sub>OUT</sub> (A)



## **General Operation Description**

The SY20805 is an overvoltage protection switch with high current capability used to prevent damage to the downstream circuits with low voltage ratings. It can be used in smartphone applications, PCs, tablets, and other mobile devices.

The SY20805 operates with a wide input voltage range from 2.5V to 30V. The OVP threshold cana be configured using an external resistor-divider. An integrated, reverse blocking, 20V rated FET prevents the leakage current from the output to the input when the input power supply is removed or shorted suddenly, but the output is not discharged. The extremely low power path resistance R<sub>PWPT</sub> helps reduce power loss during the normal operation.

The enable control can be used for turning off the power path or to enable a flexible startup sequence. A precision current monitor output provides a voltage proportional with the current flowing through the device.

The SY20805 integrates a over-temperature protection shutdown and auto-recovery with hysteresis to protect against over temperature events. It has a default setting of 5A, (8A max) over-current protection, and auto-recovery once over the overload condition is removed. Each auto-recovery process is composed of deglitch time ( $t_{DG}$ ) and switch turn-on time ( $t_{ON}$ ).

#### Application Schematic



#### **BOM List**

| Designator | Description                           | Part Number |
|------------|---------------------------------------|-------------|
| U1         |                                       | SY20805PLC  |
| Ci1        | CHIP CAP X7R 10µF +/-<br>10% 50V 0603 |             |
| Ci2        | CHIP CAP X7R 1µF +/-10%<br>50V 1206   |             |
| Со         | CHIP CAP X7R 10µF +/-<br>10% 50V 0603 |             |
| R1         | 22.1k,+/-1%,0603                      |             |
| R2         | 88.7k,+/-1%,0603                      |             |
| R3         | 1k,+/-1%,0603                         |             |

## **Over Voltage Protection**

The internal OVP threshold of SY20805 is 1.26V with approximately 20mV hysteresis. When the voltage on the OVP pin rises above the OVP threshold, the OVP will be triggered and the internal power switch will be turned off. When the voltage on the OVP pin falls below the OVP threshold, minus the voltage hysteresis, the OVP will recover, and the power switch will be turned on again. Selecting the external resistor-divider values, RoVP1 and RoVP2, can program the input overvoltage level, as shown in equation (1).

 $V_{\text{INOVP}} = (R_{\text{OVP1}} + R_{\text{OVP2}}) \times 1.26 / R_{\text{OVP2}}$ (1)

### Leakage Current Reverse Blocking

The SY20805 integrates back-to-back power MOSFETs to enable reverse current blocking. The reverse blocking function is implemented by switching off the internal back-to-back MOSFETs when the reverse voltage from OUT to IN exceeds 80mV. The SY20805 can block the reverse energy flowing from OUT to IN when the input power source is removed, or the input is shorted to ground. It can protect the downstream battery powered system and extend the battery life. When the voltage from IN to OUT exceeds 50mV, the reverse blocking is disabled and the power MOSFETs are turned on.

#### **High Accuracy Current Indicator**

A precision current monitor output provides a voltage proportional with the current flowing through the device at the ISNS pin. The internal current source is configured to be proportional to the current flowing through the power switch. Connect a resistor R<sub>SNS</sub> from ISNS to GND. The voltage at the ISNS pin can be estimated as shown in equation (2). The voltage rating of this pin is 6V and the SY20805 has an internal default current limit of approximately 5A. It is recommended to use a R<sub>SNS</sub> resistor value lower than the value calculated using the equation (3). When the current exceeds the default current limit, the power FET will switch off and restart automatically. The rated accuracy of 5% is achieved at output currents above 1A. A better than 7% accuracy is achieved at 0.5A output current, as shown in Figure 3. and Figure 4. respectively.

| VISNS=(IOUT/2.5k | )×R <sub>SNS</sub> | (2)   |
|------------------|--------------------|-------|
|                  |                    | · · · |

Rsns<(Visns\_max/Imax)×2.5k

(3)



# SY20805



Fig. 3 Relationship between  $V_{ISNS}$  and  $I_{OUT}$  with different  $R_{SNS}$ 



Fig.4 Accuracy of current indicator with different R<sub>SNS</sub>

# **PCB Layout Suggestion**









Note: All dimensions are in millimeters and exclude mold flash and metal burr.



## **Taping & Reel Specification**

## CSP1.73×1.73 Taping Orientation



# **Carrier Tape & Reel Specification for Packages**



| Package types | Tape width | Pocket    | Reel size | Trailer    | Leader length | Qty per |
|---------------|------------|-----------|-----------|------------|---------------|---------|
|               | (mm)       | pitch(mm) | (Inch)    | length(mm) | (mm)          | reel    |
| CSP1.73×1.73  | 8          | 4         | 7"        | 400        | 400           | 3000    |



### **IMPORTANT NOTICE**

1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.

Applications. Application examples that are described herein for any of these products are for illustrative 2. purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.

3. Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.

4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of a Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

5. Terms and conditions of commercial sale. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.

6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

#### © 2020 Silergy Corp.

All Rights Reserved.