## Sink and Source DDR Termination Regulator ### **General Description** The SY20775 is a sink and source double data rate memory (DDR) regulator designed for applications that require very low noise and low input voltage systems. It supports power requirements for DDR, DDR2, DDR3, DDR3L, and DDR4 VTT BUS termination, and it uses remote sensing for increased output voltage accuracy and a fast transient response. Additionally, it has an enable pin to control VTT discharge during low power modes in DDR applications, and a PGOOD pin to monitor output regulation. The SY20775 is available in a DFN 3mm×3mm-10pin package with exposed thermal pad and it operates over a temperature range of -40°C to 85°C. #### **Features** - System Voltage Range (VIN): 2.35V to 3.5V - Wide VLDOIN Voltage Range: 1.1V to 3.5V - Current Source/Sink Capability: 3A/3.5A - PGOOD Pin Monitors Output Regulation - Output Voltage Remote Sensing (VOSNS) - REFIN Input Allows Flexible Input Voltage Tracking - Output Current Limit Setting - Thermal Shutdown Protection - ±10mA Buffered Reference (REFOUT) - Supports DDR, DDR2, DDR3, DDR3L, DDR4 VTT Applications - Package: DFN3x3-10 with Thermal Pad ## **Applications** - Memory Termination Regulator for DDR, DDR2, DDR3, DDR3L, and DDR4 Applications - Notebooks, Desktops, and Servers - Base Stations ## **Typical Application** Figure 1. Schematic Diagram # **Ordering Information** | Ordering<br>Part Number | Package Type | Top Mark | |-------------------------|-------------------------------------------|----------| | SY20775DBD | DFN3×3-10 RoHS Compliant and Halogen Free | DRFxyz | x=year code, y=week code, z= lot number code # Pinout (top view) # **Pin Description** | Pin Name | Pin Name | Pin Description | |-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REFIN | 1 | Reference input. Connect to GND through a 0.1µF ceramic capacitor. | | VLDOIN | 2 | Supply voltage for the LDO. Use a 10µF (or greater) ceramic capacitor. | | VO | 3 | Power output pin for the LDO. For stable operation, the total capacitance of the VO output pin must be greater than 20µF. Attach three 10µF ceramic capacitors in parallel to reduce the series resistance (ESR) and equivalent series inductance (ESL). | | PGND | 4 | Power ground pin for the LDO. | | VOSNS | 5 | Voltage sense input for the LDO. Connect with a separate trace to the load. | | REFOUT | 6 | Reference output. Connect to GND Through a 0.1uF ceramic capacitor. | | EN | 7 | Enable input. Driving this pin high turns on the regulator. Driving this pin low shuts off the regulator. For the DDR VTT applications, connect EN to the low power mode input (SLP S3). Do not leave it floating. | | GND | 8 | Signal ground pin. | | PGOOD | 9 | Open drain power-good indicator: The output is in Hi-Z when the VO output is within ±20% of REFOUT. | | VIN | 10 | Input supply pin. Place a large bulk capacitance close to this pin to ensure the input supply does not sag below the minimum VIN. A ceramic decoupling capacitor with a value between 1uF and 4.7µF can be used for most applications. | | Exposed Pad | / | The exposed pad should be connected to the ground plane for improved thermal performance. | ## **Block Diagram** Figure 2. Block Diagram # **Absolute Maximum Ratings** | Parameter (Note1) | Min | Max | Unit | |---------------------------------------|------|-----|------| | REFIN, REFOUT, VIN, VO, VLDOIN, VOSNS | -0.3 | 3.6 | | | EN, PGOOD | -0.3 | 6.5 | V | | PGND | -0.3 | 0.3 | | | Lead Temperature (Soldering, 10 sec.) | | 260 | | | Junction Temperature, Operating | -40 | 150 | °C | | Storage Temperature | -65 | 150 | | ### **Thermal Information** | Parameter (Note2) | Тур | Unit | |--------------------------------------------------------|------|------| | θ <sub>JA</sub> Junction-to-ambient Thermal Resistance | 54.7 | °C/W | | θ <sub>JC</sub> Junction-to-case Thermal Resistance | 45.5 | C/VV | | P <sub>D</sub> Power Dissipation T <sub>A</sub> =25°C | 1.8 | W | # **Recommended Operating Conditions** | Parameter (Note 3) | Min | Max | Unit | |---------------------------------|-------|-----|------| | VIN | 2.375 | 3.5 | | | EN, VLDOIN, VOSNS | -0.1 | 3.5 | | | REFIN | 0.5 | 1.8 | V | | PGOOD, VO | -0.1 | 3.5 | V | | REFOUT | -0.1 | 1.8 | | | PGND | -0.1 | 0.1 | | | Junction Temperature, Operating | -40 | 125 | °C | | Ambient Temperature | -40 | 85 | C | ## **Electrical Characteristics** $(V_{\text{VIN}}=3.3\text{V},\ V_{\text{VLDOIN}}=1.8\text{V},\ V_{\text{REFIN}}=0.9\text{V},\ V_{\text{VOSNS}}=0.9\text{V},\ V_{\text{EN}}=V_{\text{VIN}},\ C_{\text{OUT}}=3\times10\mu\text{F},\ T_{\text{A}}=-40^{\circ}\text{C}\ to\ 125^{\circ}\text{C},\ typical\ values\ are\ typi$ T<sub>A</sub>=25°C, unless otherwise specified. The values are guaranteed by test, design, or statistical correlation) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | | |---------------------------------------|------------------------|------------------------------------------------------------------------------------|--------|-------|--------|---------|--| | Supply Current | I <sub>IN</sub> | V <sub>EN</sub> = 3.3V, No Load | | 0.7 | 1 | mA | | | Shutdown Current I <sub>IN(SDN)</sub> | | V <sub>EN</sub> = 0V, V <sub>REFIN</sub> = 0V, No Load | | 65 | 80 | μA | | | | IIN(SDN) | V <sub>EN</sub> = 0V, V <sub>REFIN</sub> > 0.4V, No Load | | 200 | 400 | μΑ | | | Supply Current of VLDOIN | I <sub>LDOIN</sub> | V <sub>EN</sub> = 3.3V, No Load | | 1 | 50 | μA | | | Shutdown Current of VLDOIN | ILDOIN(SDN) | V <sub>EN</sub> = 0V, No Load | | 0.1 | 50 | μA | | | Input Current of REFIN | I <sub>REFIN</sub> | $V_{EN} = 3.3V$ | | | 1 | μA | | | | | V <sub>REFOUT</sub> = 1.25V(DDR1), I <sub>O</sub> = 0A | -15 | 1.25 | 15 | V<br>mV | | | | | VREFOUT = 0.9V(DDR2), I <sub>O</sub> = 0A | -15 | 0.9 | 15 | V<br>mV | | | Output DC Voltage of VO | Vvosns | V <sub>REFOUT</sub> = 0.75V(DDR3), I <sub>O</sub> = 0A | -15 | 0.75 | 15 | V<br>mV | | | VO | | V <sub>REFOUT</sub> = 0.675V(DDR3L), | -13 | 0.675 | 13 | V | | | | | Io = 0A | -15 | 0.070 | 15 | mV | | | | | V <sub>REFOUT</sub> = 0.6V(DDR4), I <sub>O</sub> = 0A | -15 | 0.6 | 15 | V<br>mV | | | | | V <sub>LDOIN</sub> =1.50V, V <sub>OUT</sub> =0.75V,<br>2 A< I <sub>VO</sub> < 2 A | -20 | | 20 | | | | Output Voltage Tolerance to REFOUT | Vvotol | V <sub>LDOIN</sub> =1.35V, V <sub>OUT</sub> =0.675V,<br>2 A< I <sub>VO</sub> < 2 A | -20 | | 20 | mV | | | | | V <sub>LDOIN</sub> =1.20V, V <sub>OUT</sub> =0.6V,<br>2 A< I <sub>VO</sub> < 2 A | -20 | | 20 | | | | VO Source Current<br>Limit | Ivosrcl | Vosns = 0.9 ×VREFOUT, TA=25°C | 3 | | 4.5 | Α | | | VO Sink Current Limit | Ivosncl | Vosns = 1.1 xVrefout, Ta=25°C | 3.5 | | 5.5 | Α | | | OUT Shutdown Discharge Resistance | R <sub>DSCHRG</sub> | $V_{REFIN} = 0 \text{ V}, V_{VO} = 0.3 \text{ V}, V_{EN} = 0 \text{ V}$ | | 18 | 25 | Ω | | | | | PGOOD window lower threshold with respect to REFOUT | -23.5% | -20% | -17.5% | | | | VO PGOOD Threshold | V <sub>TH(PG)</sub> | PGOOD window upper threshold with respect to REFOUT | 17.5% | 20% | 23.5% | | | | | | PGOOD hysteresis | | 5% | | | | | PGOOD Start-up Delay | T <sub>PGSTUPDLY</sub> | Start-up rising edge, VOSNS within 15% of REFOUT | | 2 | | ms | | | PGOOD Output Low<br>Voltage | Vpgoodlow | I <sub>SINK</sub> = 4 mA | | | 0.4 | V | | | PGOOD Bad Delay | T <sub>PBADDLY</sub> | VOSNS is outside of the ±20% PGOOD window | | 10 | | μs | | | Leakage Current | IPGOODLK | Vosns = Vrefin(PGOOD high impedance), Vpgood = Vvin + 0.2V | | | 1 | μA | | | REFIN Voltage Range | V <sub>REFIN</sub> | , , , , , , , , , , , , , , , , , , , , | 0.5 | | 1.8 | V | | | REFIN Under Voltage<br>Lockout | VREFINUVLO | REFIN rising | 360 | 390 | 420 | mV | | | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |------------------------------------------------|--------------------------|----------------------------------------------------------------------|-----|-------|-------|------| | REFIN Under Voltage<br>Lock Out Hysteresis | VREFIN-UVHYS | | | 20 | | mV | | REFOUT Voltage | VREFOUT | | | REFIN | | V | | | | -10 mA< I <sub>REFOUT</sub> < 10 mA,<br>V <sub>REFIN</sub> = 1.25 V | -15 | | 15 | | | | | -10 mA< $I_{REFOUT}$ < 10 mA, $V_{REFIN}$ = 0.9 V | -15 | | 15 | | | REFOUT Voltage Tolerance to V <sub>REFIN</sub> | V <sub>REFOUTTOL</sub> | -10 mA< I <sub>REFOUT</sub> < 10 mA,<br>V <sub>REFIN</sub> = 0.75 V | -15 | | 15 | mV | | | | -10 mA< I <sub>REFOUT</sub> < 10 mA,<br>V <sub>REFIN</sub> = 0.675 V | -15 | | 15 | | | | | -10 mA< I <sub>REFOUT</sub> < 10 mA,<br>V <sub>REFIN</sub> = 0.6 V | -15 | | 15 | | | REFOUT Source<br>Current Limit | V <sub>REFOUT-SRCL</sub> | V <sub>REFOUT</sub> = 0 V | 10 | 40 | | mA | | REFOUT Sink Current Limit | IREFOUT-SNCL | VREFOUT = 0 V | 10 | 40 | | mA | | UVLO Threshold | Vvinuvvin | Wake up | 2.2 | 2.3 | 2.375 | V | | UVLO Tillestiola | VVINUVVIN | Hysteresis | | 50 | | mV | | High-level Input Voltage | V <sub>ENIH</sub> | Enable | 1.2 | | | | | Low-level Input Voltage | V <sub>ENIL</sub> | Enable | | | 0.3 | V | | Hysteresis Voltage | V <sub>ENYST</sub> | Enable | | 0.1 | | | | Logic Input Leakage<br>Current | IENLEAK | Enable | -1 | | 1 | μA | | Thermal Shutdown Threshold | T <sub>SD</sub> | | | 150 | | °C | | Thermal Shutdown Hysteresis | Thys | | | 20 | | °C | Note 1: Stresses beyond "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. **Note 2**: $\theta$ JA is measured in the natural convection at TA = 25°C on a Silergy EVB test board. Note 3: The device is not guaranteed to function outside its operating conditions. # **Typical Performance Characteristics** #### Startup From Enable $\begin{array}{c} (V_{\text{IN}} = 3.3 \text{V}, \ V_{\text{LDOIN}} = 1.2 \text{V}, \ V_{\text{REFIN}} = 0.6 \text{V}, \\ \text{Source mode, 1A Load)} \end{array}$ Time(400µs/div) #### Shutdown From Enable $\begin{array}{c} (\text{V}_{\text{IN}}\text{=}3.3\text{V},\,\text{V}_{\text{LDOIN}}\text{=}1.2\text{V},\,\text{V}_{\text{REFIN}}\text{=}0.6\text{V},\\ \text{Source mode, 1A Load)} \end{array}$ Time(4µs/div) #### Startup From Enable ( $V_{IN}$ =3.3V, $V_{LDOIN}$ =1.2V, $V_{REFIN}$ =0.6V, Time(800µs/div) #### Shutdown From Enable ( $V_{IN}$ =3.3V, $V_{LDOIN}$ =1.2V, $V_{REFIN}$ =0.6V, Time(4µs/div) ### Startup From VIN ( $V_{IN}$ =3.3V, $V_{LDOIN}$ =1.2V, $V_{REFIN}$ =0.6V, 2A Load) Time(2ms/div) #### Shutdown From VIN (V<sub>IN</sub>=3.3V, V<sub>LDOIN</sub>=1.2V, V<sub>REFIN</sub>=0.6V, 2A Load) Time(4µs/div) #### Load Transient #### (V<sub>IN</sub>=3.3V, V<sub>LDOIN</sub>=1.2V, V<sub>REFIN</sub>=0.6V, ±2A Load transient) Time(10ms/div) ### Short Circuit Response $(V_{IN}=3.3V, V_{LDOIN}=1.2V, V_{REFIN}=0.6V)$ Time(10µs/div) ## **Application Information** The SY20775DBD is a sink and source tracking termination regulator specifically designed for low input voltage, low-cost, and low external component count systems with limited space. The device integrates a high-performance, low-dropout (LDO) linear regulator capable of sourcing and sinking current. The LDO regulator employs a fast feedback loop so that small ceramic capacitors can support the fast load transient response. To achieve tight regulation with the minimum effect of trace resistance, connect the remote sensing terminal, VOSNS, at the load using a separate trace. #### **Reference Output Function** When configured for DDR termination applications, REFOUT generates the DDR VTT reference voltage for DDR memory applications. The device is capable of supporting both a sourcing and sinking load of 10mA. REFOUT becomes active when REFIN voltage rises above 0.390V, and $V_{\text{IN}}$ is above the UVLO threshold. When REFOUT is less than 0.375V, the output is disabled and discharges to GND through an internal 10-k $\Omega$ resistor. REFOUT is independent of the EN pin state. ### EN Control Function When EN is driven high, the VO regulator begins normal operation. When EN is driven low, the VO regulator discharges to GND through an internal $18\Omega$ resistor. REFOUT remains on when the EN input is low. Ensure that the EN pin voltage remains lower than or equal to $V\!\!$ VIN at all times. #### **Power Good Function** The SY20775DBD device provides an open-drain PGOOD output that goes to high impedance when the VO output is within ±20% of REFOUT. PGOOD is driven low within 10µs after the output voltage goes outside of the power good window. During the initial VO start-up, PGOOD is held low and released within 2ms after the VO enters the power good window. Because PGOOD is an open-drain output, a pull-up resistor between 1 $k\Omega$ and 100 $k\Omega$ is required, placed between PGOOD and a stable active supply voltage rail. #### **Current Limit Protection** The LDO has a constant over-current limit (OCL). The OCL level is reduced to one-half when the output voltage is not within the power good window. This reduction is a non-latch protection and the part resumes normal operation after the over-current condition disappears. ### **UVLO Protection** An under-voltage lockout (UVLO) protection is used in this device to ensure reliable operation. When the VIN voltage is lower than the UVLO threshold voltage, the VO and REFOUT regulators are turned off. Normal operation resumes when the voltage goes above the threshold. A 50 mV hysteresis is used to minimize the impact of noise that might be present in the system. #### **Thermal Shutdown Protection** The SY20775DBD monitors junction temperature. If the device junction temperature exceeds the threshold value of 150°C (typ.), the VO and REFOUT regulators are turned off, and the outputs are discharged by the internal discharge resistors. This shutdown is a non-latch protection. ### **Supply Filter Capacitor** Add a decoupling ceramic capacitor, with a value between $1\mu\text{F}$ and $4.7\mu\text{F}$ , placed close to the VIN bias supply (2.5V rail or 3.3V rail). ### **VLDOIN Input Capacitor** Use a 10µF (or greater) ceramic capacitor connected to the VLDOIN supply to support fast transient response. This rail is exposed to high current transients. Provide more input capacitance as more output capacitance is used at the VO pin. In general, use one-half of the Coutvalue for input. #### **Output Filter Capacitor** For stable operation, the total capacitance of the VO output pin must be greater than $20\mu F.$ For most applications using three, $10\mu F$ ceramic capacitors in parallel are recommended. This effectively reduces the equivalent series resistance (ESR) and equivalent series inductance (ESL). If the resulting ESR is greater than $2m\Omega,$ insert an RC filter between the output and the VOSNS input to achieve loop stability. The RC filter time constant should be equal to or slightly less than the time constant of the output capacitor and its ESR. # **Application Schematic** # **BOM List** | Reference Designator | Description | Part Number | Manufacturer | |---------------------------------------|------------------------------|------------------------|--------------| | $C_1$ , $C_2$ , $C_3$ , $C_7$ , $C_8$ | 10µF/6.3V, 0603 | GRM188R60J106KE47D+A01 | Murata | | C <sub>4</sub> | 1nF/50V, 0603 | GCG1885G1H102GA01# | Murata | | C <sub>5</sub> | 0.1µF/50V, 0603 | GRM188R71H104KA93D | Murata | | $C_6$ | 4.7µF/16V, 0603 | GRM185R61C475KE11D+A01 | Murata | | <b>C</b> <sub>9</sub> | | | | | R <sub>1</sub> , R <sub>2</sub> | 10kΩ, 0603 | RC0603FR-0710KL | YAGEO | | R <sub>3</sub> | 100kΩ, 0603 | RC0603FR-07100KL | YAGEO | | R <sub>6</sub> | 1MΩ, 0603 | RC0603FR-071ML | YAGEO | | R <sub>7</sub> | R <sub>7</sub> Short circuit | | | ## **PCB Layout Guide** For best performance, the following guidelines must be followed: - 1. Place the input capacitors as close to VDLOIN pin as possible with a short and wide connection. - Place the output capacitor as close to the VO pin as possible with a short and wide connection. Place a ceramic capacitor with a value of at least 10µF close to the VO pin if the rest of the output capacitors need to be placed on the load side. - Connect the VOSNS pin to the positive node of output capacitors as a separate trace. In a DDR VTT application, connect the VO sense trace to the DIMM side to ensure the VTT voltage accuracy at the DIMM side matches the specifications. - 4. Consider adding a low-pass filter on the VOSNS signal if the VO sense trace is long. - Connect the GND pin and PGND pin to the thermal pad directly. - SY20775DBD uses its thermal pad to dissipate heat. Place numerous ground vias on the thermal pad to effectively remove heat from the package. Use a copper ground plane to connect and distribute heat, particularly on the surface layer. Maximize the copper area connected to GND on the top layer to improve heat dissipation. Figure 3. SY20775DBD PCB Layout Suggestion # **DFN3×3-10 Package Outline** **Side View** Note: All dimensions are in millimeters and exclude mold flash and metal burr. # **Taping & Reel Specification** # 1. DFN3×3-10 Taping Orientation # 2. Carrier Tape & Reel Specification for Packages | Package<br>types | Tape width (mm) | Pocket pitch(mm) | Reel size<br>(Inch) | Trailer<br>length(mm) | Leader length<br>(mm) | Qty per reel | |------------------|-----------------|------------------|---------------------|-----------------------|-----------------------|--------------| | DFN3×3 | 12 | 8 | 13" | 400 | 400 | 5000 | ## 3. Others: NA # **Revision History** The revision history provided is for informational purposes only and is believed to be accurate; however, it is not warranted. Please reference the latest revision. | Date | Revision | Change | |---------------|--------------|------------------------------------| | Sep. 26, 2023 | Revision 1.0 | Language improvements for clarity. | | Dec.09, 2020 | Revision 0.9 | Initial Release | #### IMPORTANT NOTICE - Right to make changes. Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale. - Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product. - Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy. - Suitability for use. Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of a Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. - Terms and conditions of commercial sale. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer. - No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy. For more information, please visit: www.silergy.com ©2020 Silergy Corp. All Rights Reserved.