

## Single Stage LED driver Dimmable, High PF and Low BOM Cost

## **General Description**

SY22633 is a single-stage driver for LED lighting applications.

SY22633 adopts proprietary techniques to identify whether dimmer applied and dimmer types. Good compatibility is achieved with Leading/Trailing edge dimmer and high PF is achieved without any dimmer.

SY22633 drives the converter in Quasi-Resonant mode to achieve high efficiency. Reliable Open/Short LED protections are integrated.

SY22633 integrates high voltage power FET inside to save driver space further.

SY22633 is available in SO8 package.

## **Ordering Information**



| Ordering Number | Package type | Note |
|-----------------|--------------|------|
| SY22633FAC      | SO8          |      |

### **Features**

- Compatible with Leading Edge/Trailing Edge Dimmer
- Active Break to Achieve Low Power Application
- High PF without Any Dimmer, PF>0.9
- Internal Dimming Curve 5%~100%
- 600V FET Integrated
- **Quasi-Resonant Operation**
- Reliable Open/Short LED Protection
- Thermal Fold Back
- Low BOM Cost
- RoHS Compliant and Halogen Free
- Compact Package: SO8

## **Applications**

- **LED Lighting**
- Leading Edge Dimming
- Trailing Edge Dimming

**Typical Applications** 



Figure .Schematic Diagram



## Pinout (top view)



Top Mark: BJCxyz, (Device code: BJC; x=year code, y=week code, z= lot number code)

| Pin Name | Pin Number | Pin Description                                         |  |
|----------|------------|---------------------------------------------------------|--|
| IBUS     | 1          | Input current sense pin.                                |  |
| ROV      | 2          | Over voltage protection set pin.                        |  |
| NC       | 3          | Leave it float.                                         |  |
| Drain    | 4          | Internal FET drain node.                                |  |
| VIN      | 5          | Bias supply pin.                                        |  |
| ISEN     | 6          | FET current sense pin.                                  |  |
| COMP 7   | 7          | Output of internal Gain Modulator.                      |  |
|          | /          | Generally, a capacitor is connected across COMP and GND |  |
| GND      | 8          | Ground pin.                                             |  |

# **Block Diagram**







### **Absolute Maximum Ratings** (Note 1) IBUS-------1V~0.6V Power Dissipation, @ T<sub>A</sub> = 25°C SO8------ 1.1W Package Thermal Resistance (Note 2) SO8, θ<sub>JC</sub>-------45°C/W Lead Temperature (Soldering, 10 sec.) ------ 260°C **Recommended Operating Conditions** (Note 3)



## **Electrical Characteristics**

 $(V_{IN}=10V, T_A=25^{\circ}C, unless otherwise specified)$ 

| Parameter                                  | Symbol                 | Test Conditions      | Min | Тур    | Max | Unit |  |  |
|--------------------------------------------|------------------------|----------------------|-----|--------|-----|------|--|--|
| Power Supply Section                       |                        |                      |     |        |     |      |  |  |
| VIN Turn-on Threshold                      | V <sub>VIN_ON</sub>    |                      | 13  | 14     | 15  | V    |  |  |
| VIN Turn-off Threshold                     | V <sub>VIN_OFF</sub>   |                      | 7   | 7.8    | 8.5 | V    |  |  |
| Start up Current                           | $I_{ST}$               |                      | 3   | 9      | 16  | μΑ   |  |  |
| Operation Current                          | $I_Q$                  | V <sub>ISEN</sub> =0 | 360 | 475    | 590 | μA   |  |  |
| VIN Shunt Current When Protection          | I <sub>VIN_Shunt</sub> |                      | 4   | 5.7    | 7   | mA   |  |  |
| ISEN Pin Section                           |                        |                      |     |        |     |      |  |  |
| Internal Reference Voltage                 | V <sub>REF_IO</sub>    |                      | 294 | 300    | 306 | mV   |  |  |
| Current Limit Voltage                      | V <sub>ISEN_LIM</sub>  |                      | 275 | 300    | 325 | mV   |  |  |
| Threshold for Conduction Duty Detection    | V <sub>ISEN_TH</sub>   |                      | 40  | 50     | 60  | mV   |  |  |
| Coefficient for Output Current Calculation | K <sub>IO</sub>        |                      |     | 3      |     |      |  |  |
| ROV Pin Section                            |                        |                      |     |        |     |      |  |  |
| OVP Coefficient                            | K <sub>OVP</sub>       |                      | 79  | 85     | 90  | μA   |  |  |
| IBUS Pin Section                           |                        |                      |     |        |     |      |  |  |
| Regulated input current                    | I <sub>IBUS_REF</sub>  |                      | 29  | 33     | 37  | mA   |  |  |
| PWM Logic Section                          |                        |                      |     |        |     |      |  |  |
| Minimum PWM ON Time                        | T <sub>ON_MIN</sub>    |                      |     | 430    |     | ns   |  |  |
| Minimum PWM OFF Time                       | T <sub>OFF_MIN</sub>   |                      |     | 2      |     | μs   |  |  |
| Maximum PWM ON Time                        | T <sub>ON_MAX</sub>    | dimmer ON/dimmer OFF |     | 6.5/13 |     | μs   |  |  |
| Maximum PWM OFF Time                       | T <sub>OFF_MAX</sub>   | dimmer ON/dimmer OFF |     | 140/7  |     | μs   |  |  |
| Integrated MOSFET Section                  |                        |                      |     |        |     |      |  |  |
| BV of MOSFET                               | $V_{\rm BV}$           |                      | 600 |        |     | V    |  |  |
| Thermal Section                            |                        |                      |     |        |     |      |  |  |
| Thermal Fold Back Threshold                | $T_{FB}$               |                      |     | 150    |     | °C   |  |  |
| Thermal Shut Down Temperature              | $T_{SD}$               |                      |     | 165    |     | °C   |  |  |

Note 1: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2:  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}$ C on a low effective single layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard. Test condition: Device mounted on 2" x 2" FR-4 substrate PCB, 20z copper, with minimum recommended pad on top layer and thermal vias to bottom layer ground plane.

**Note 3:** The device is not guaranteed to function outside its operating conditions.



## **Operation**

### **Operation flow**

The IC provides different operation modes for different dimmer types.



Dimmer type detection:

IC detects input current variation to identify the dimmer type.

Trailing mode:

The IC discharges the input capacitor quickly when dimmer OFF is detected, which ensures the compatibility for trailing edge dimmer. Active break scheme is applied to achieve low power applications.

Leading mode:

The IC guarantees the input current higher than the latching current and holding current of leading edge dimmer, which ensures the compatibility for leading edge dimmer. Active break scheme is applied to achieve low power applications.

### Start up

After AC supply is powered on, the capacitor  $C_{VIN}$  across VIN and GND pin is charged up by BUS voltage through the resistor  $R_{ROV}$ . Once  $V_{VIN}$  rises up to  $V_{VIN\_ON}$ , the internal blocks start to work and  $V_{COMP}$  is pre-charged to certain value. After start up,  $V_{VIN}$  is sustained by internal active charge block.



 $C_{VIN}$  is selected to obtain an ideal start up time  $t_{ST}$ , the recommended formula is as below:

$$C_{VIN} = \frac{(\frac{V_{BUS}}{R_{ROV}} - I_{ST}) \times t_{ST}}{V_{VIN\_ON}}$$

#### Shut down

After AC supply is powered off, the energy stored in the BUS capacitor will be discharged. When the internal active charge block cannot supply enough energy to VIN pin,  $V_{\text{VIN}}$  will drop down. Once  $V_{\text{VIN}}$  is below  $V_{\text{VIN}\_\text{OFF}}$ , the IC will stop working and  $V_{\text{COMP}}$  will be discharged to zero.

### **LED** current setting

The LED current is set by the resistor  $R_{\rm ISEN}$  across ISEN and GND. The relationship is as below:

$$I_{LED} = \frac{V_{REF}}{2 \times K_{IO} \times R_{ISEN}}$$

### **Conduction angle detection**



The threshold  $V_{\rm ISEN\_TH}$  on ISEN pin is applied to detect the conduction duty.  $t_{\rm ON}$  is controlled by  $V_{\rm COMP}$  generally to achieve high PF, which is relatively stable. If  $V_{\rm ISEN}$  cannot reach  $V_{\rm ISEN\_TH}$  by  $V_{\rm COMP}$ ,  $t_{\rm ON}$  will expand to reach  $V_{\rm ISEN\_TH}$  till max  $t_{\rm ON}$ . When  $V_{\rm ISEN}$  is higher than  $V_{\rm ISEN\_TH}$ , dimmer ON is identified; when  $V_{\rm ISEN}$  is lower than  $V_{\rm ISEN\_TH}$ , although max  $t_{\rm ON}$  is output, dimmer OFF is identified. The dim duty is transferred to output current by the curve below.





### **Open LED**

The protection voltage  $V_{OVP}$  for open LED is set by the resistor  $R_{ROV}$  across BUS and ROV pin.

$$V_{OVP} = K_{OVP} \times R_{ROV}$$

If Over Voltage is triggered, the PWM output is stopped and  $V_{VIN}$  is discharged by  $I_{VIN\_shunt}$ . The IC operates in hiccup mode.

### **Short LED**

If LED is short, the PWM output is stopped and  $V_{VIN}$  is discharged by  $I_{VIN\_shunt}$ . The IC operates in hiccup mode.

### **Thermal treatment**

Thermal fold back is adopted in this IC. Thermal fold back curve is shown as below.

When the junction temperature rises high, internal current reference decreases first; if the junction temperature still rises up over  $T_{SD}$ , IC will be shut down.





## SO8 Package outline & PCB layout design











**Recommended Pad Layout** (Reference only)

Notes: All dimension in millimeter and exclude mold flash & metal burr.



# **Taping & Reel Specification**

## 1. Taping orientation for packages (SO8)



Feeding direction →

## 2. Carrier Tape & Reel specification for packages



| Package<br>type | Tape width (mm) | Pocket<br>pitch(mm) | Reel size<br>(Inch) | Trailer<br>length(mm) | Leader length (mm) | Qty per<br>reel |
|-----------------|-----------------|---------------------|---------------------|-----------------------|--------------------|-----------------|
| SO8             | 12              | 8                   | 13"                 | 400                   | 400                | 2500            |



### **IMPORTANT NOTICE**

- 1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.
- 2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.
- 3. **Limited warranty and liability.** Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.
- 4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.
- 5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.
- 6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

© 2018 Silergy Corp.

All Rights Reserved.