

### SY23496 High Frequency QR Flyback Converter with Valley Lockout and E-mode GaN Integrated

## **General Description**

SY23496 is a high frequency QR Flyback converter targeting at PD adaptors and fast charges. SY23496 integrates enhancement GaN FET (650V 0.1650hm). It is suitable for wide output voltage range application, with maximum 140W output power. Maximum switching frequency can be up to 500kHz, so size of transformer and capacitors can be reduced.

In normal QR Flyback solutions, valley number always jumps between 1-2 or 3-5, which will increase Vo ripple and bring audio niose. SY23496 can lock valley with proprietary circuit and valley number can be 1 to 6th. System state is more stable than normal QR solutions.

SY23496 works under peak current mode. It adopts QR mode and GaN FET can be turned on at valley point to reduce switching loss, especially under high input voltage. If load decreases more, SY23496 will enter DCM to reduce switching frequency for higher efficiency. If load is very light, SY23496 will enter burst mode to reduce power loss.

SY23496 also provides comprehensive and reliable functions including HV startup, X-cap discharge, brown out protection, output OVP and UVP, OLP, VCC OVP, internal and external OTP, etc.

SY5239 is recommended to be used as secondary side SR controller in conjunction with SY23496. Then ZVS operation can be achieved for higher efficiency. SY23496 is available with QFN  $5 \times 7$ -18.

## **Ordering Information**

SY23496□(□□□)

—Package Code
—Optional Spec Code

| Ordering Number | Package Type | Note |
|-----------------|--------------|------|
| SY23496XDQ      | QFN 5×7-18   |      |

### Features

- DCM+QR Combined Operating Mode
- Adaptive OCP (LPS, Limited Power Source)
- Integrated GaN (650V 0.1650hm\_typ)
- New Package for Excellent Heat Sink.
- Programmable Gate Driver Current
- 140V LDO in VCCH Pin
- Switching Frequency Range: 25kHz~500kHz
- Valley Lockout from 1 to 6<sup>th</sup>
- Low Frequency Burst (1kHz)
- Frequency Modulation to Reduce EMI Noise
- Internal Soft Start
- Integrated 700V HV Start up
- Brown In/Out Protection
- X-cap Discharge Protection
- Programmable Output OVP&UVP
- Current Sense Resistor Short Protection
- Internal & External OTP
- Compact Package: QFN 5×7-18

### Applications

- AC-DC Adaptors
- PD Adaptors
- Quick Chargers



# **Typical Applications**



Figure 1. Typical Application Circuit

Pinout (top view)



Top Mark: FMRxyz (Device code: FMR; x=year code, y=week code, z= lot number code)

| Pin Name | Pin Description                                                           |
|----------|---------------------------------------------------------------------------|
| Drain    | Drain of internal GaN FET                                                 |
| Source   | Source of internal GaN FET (Exposed PAD)                                  |
| FAULT    | External OTP and Vout OVP pin.                                            |
| FMAX     | Maximum switching frequency set.                                          |
| COMP     | Compensation voltage of secondary side, connected to an opto-<br>coupler. |
| ZCS      | Output voltage, input voltage and QR valley detection pin.                |
| CS       | Inductor current sensing pin.                                             |
| GND      | Ground pin.                                                               |
| DRVSET   | Programmable GaN FET gate drive pin.                                      |
| VCC      | Power supply pin.                                                         |
| VCCH     | High voltage power supply pin.                                            |
| HV       | HV startup, Brown in/out, X-cap discharge detection pin.                  |

Silergy Corp. Confidential- Prepared for Customer Use Only 2 All Rights Reserved.



# Absolute Maximum Ratings (Note 1)

|                                                                                   | 0.011. (7011 |
|-----------------------------------------------------------------------------------|--------------|
| Drain                                                                             |              |
| Drain pulsed voltage (Intended for repetitive pulse, T <sub>PULSE</sub> < 100 ns) |              |
| HV                                                                                | 0.3V to 700V |
| VCC                                                                               | 0.3V to 30V  |
| VCCH                                                                              | 0.3V to 140V |
| DRVSET                                                                            |              |
| CS, COMP, FAULT, FMAX                                                             |              |
| ZCS                                                                               |              |
| Power Dissipation at $T_A = 25^{\circ}C$ QFN 5×7-18                               | 4.8W         |
| Package Thermal Resistance (Note 2)                                               |              |
| θ <sub>JA</sub> QFN 5×7-18                                                        | 26°C/W       |
| θ <sub>JC</sub> QFN 5×7-18                                                        | 9°C/W        |
| Junction Temperature Range                                                        |              |
| Lead Temperature (Soldering, 10 sec.)                                             | 260°C        |
| Storage Temperature Range                                                         |              |
| Note1, Dynamic ZCS negative voltage in 50us Duration                              |              |
| Note1, Dynamic ZCS negative current in 50us Duration                              |              |

# **Recommended Operating Conditions**

| HV                         | 0.3V to 700V  |
|----------------------------|---------------|
| VCC                        | 8V to 25V     |
| VCCH                       | 9V to 140V    |
| DRVSET                     | 4V to 6V      |
| CS                         | 0.3V to 0.5V  |
| ZCS                        |               |
| COMP                       |               |
| FAULT                      | 0.3V to 3.0V  |
| Junction Temperature Range | 40°C to 125°C |
| Case Temperature Range     | 40°C to 105°C |

# **Block Diagram**



### Fig.2 Block Diagram



### **Electrical Characteristics**

 $(V_{CC} = 13V \text{ (Note 3)}, T_A = 25^{\circ}C \text{ unless otherwise specified)}$ 

| Parameter                                                       | Symbol                              | <b>Test Conditions</b>                            | Min  | Тур  | Max  | Unit |
|-----------------------------------------------------------------|-------------------------------------|---------------------------------------------------|------|------|------|------|
| Integrated GaN FET                                              |                                     |                                                   |      |      |      |      |
| Break down voltage                                              | V <sub>DS_BR</sub>                  | V <sub>GS</sub> =0V, I <sub>D</sub> =20uA         | 650  |      |      | V    |
| ON resistance                                                   | R <sub>DSON</sub>                   | $V_{GS}=6V, I_D=3A$                               |      | 165  | 260  | mΩ   |
| HV Pin Section                                                  |                                     |                                                   |      |      |      |      |
| HV Current to Charge VCC                                        | I <sub>HV CHARGE1</sub>             | $V_{HV} = 100V_{DC},$ $V_{CC} = 0V$               | 0.15 | 0.3  | 0.55 | mA   |
|                                                                 | THV_CHARGEI                         | $V_{HV} = 100V_{DC},$ $V_{CC} = 3V$               | 2.6  | 4.0  | 5.4  | mA   |
| Current to Discharge X Cap                                      | $I_{HV\_XCAP}$ (Note 6)             |                                                   |      | 2.0  |      | mA   |
| High or Low Voltage Detection                                   | $HV_{th\_AChigh}$                   |                                                   | 200  | 218  | 236  | V    |
| AC Low Debounce Time                                            | T <sub>AClow_DBC</sub>              |                                                   |      | 20   |      | ms   |
| Debounce Time to Detect AC Unplug                               | T <sub>UNPLUG_DBC</sub><br>(Note 6) |                                                   |      | 100  |      | ms   |
| BO Threshold                                                    | $HV_{th\_BO}$                       |                                                   | 89   | 95   | 103  | V    |
| BI Threshold                                                    | HV <sub>th_BI</sub>                 |                                                   |      | 105  |      | V    |
| BO Debounce Time                                                | T <sub>BO_DBC</sub>                 |                                                   |      | 100  |      | ms   |
| BI Debounce Time                                                | T <sub>BI_DBC</sub>                 |                                                   |      | 200  |      | μs   |
| VCC Pin Section                                                 |                                     |                                                   |      |      |      |      |
| VCC Turn-on Threshold                                           | V <sub>CC_ON</sub>                  | V <sub>CC</sub> rising                            | 18   | 20   | 22   | V    |
| VCC Turn-off Threshold                                          | V <sub>CC_OFF</sub>                 | V <sub>CC</sub> falling                           | 6.5  | 7.0  | 7.5  | V    |
| VCC Short Threshold                                             | V <sub>CCSHORT_TH</sub>             |                                                   | 0.5  | 0.7  | 0.8  | V    |
| VCCH Regulation Threshold                                       | V <sub>CC_REG</sub>                 |                                                   | 10   | 11.0 | 12   | V    |
| VCCH Regulation Hysteresis                                      | V <sub>CC_REGHYS</sub>              |                                                   |      | 1.0  |      | V    |
| Protection Timer after Error Trigger                            | T <sub>ERROR</sub>                  |                                                   |      | 1.0  |      | S    |
| VCC OVP Threshold                                               | V <sub>CC_OVP</sub>                 | V <sub>VCC</sub> rising                           | 26.4 | 28.0 | 29.6 | V    |
| VCC OVP Debounce Cycles                                         | N <sub>VCCOVP_DBC</sub>             |                                                   |      | 4    |      |      |
| VCC Shunt Threshold                                             | V <sub>CC_SHUNT</sub>               |                                                   | 25   | 27.0 | 29   | V    |
| VCC Shunt Current Capability                                    | I <sub>VCC_SHUNT</sub>              | Vcc>V <sub>CC, SHUNT</sub>                        |      | 10   |      | mA   |
| Normal Operation Current Consumption                            | I <sub>CC_OPERATING</sub>           | C <sub>L</sub> =open,<br>Fsw=50kHz                |      | 1.2  |      | mA   |
| Standby Current Consumption                                     | I <sub>CC_STANDBY</sub>             | V <sub>COMP</sub> <v<sub>TH_SLEEP_I<br/>N</v<sub> | 280  | 400  | 520  | μΑ   |
| VCCH Pin Section                                                | 1                                   | 1                                                 |      |      |      |      |
| Maximum Voltage                                                 | VCCH <sub>BV</sub>                  |                                                   | 140  |      |      | V    |
| CS Pin Section                                                  | P                                   |                                                   |      |      |      |      |
| Maximum Peak Current Limit Threshold if<br>Secondary Side Short | V <sub>CS_MAX</sub>                 |                                                   | 685  | 720  | 755  | mV   |
| Leading Edge Blanking for Vcs_max                               | T <sub>CS_LEB1</sub>                |                                                   |      | 150  |      | ns   |
| Delay Time from Vcs_max to PWM off                              | T <sub>CSMAX_DELAY</sub>            |                                                   |      | 30   |      | ns   |
| Vcs_max Debounce Cycles                                         | N <sub>VCSMAX_DBC</sub>             |                                                   |      | 4    |      |      |
| Vcs Limit                                                       | V <sub>CS_limit</sub>               |                                                   | 475  | 500  | 525  | mV   |
| OCP Threshold for Normal Option (Note 4)                        | V <sub>REF_OCPNORMAL</sub>          |                                                   | 530  | 555  | 580  | mV   |
| OCP High Threshold for LPS Option (Note 5)                      | V <sub>REF_OCPLPSH</sub>            | V <sub>ZCS</sub> <v<sub>ZCSLPS_LOW</v<sub>        | 730  | 770  | 810  | mV   |



| S//ERGY                                                     |                               |                                                                                      |      |          |      |          |
|-------------------------------------------------------------|-------------------------------|--------------------------------------------------------------------------------------|------|----------|------|----------|
| OCP Low Threshold for LPS Option (Note 5)                   | V <sub>REF_OCPLPSL</sub>      | V <sub>ZCS</sub> >V <sub>ZCSLPS_HIGH</sub>                                           | 425  | 450      | 480  | mV       |
| Leading Edge Blanking Time for Vpk<br>Control and Vcs_limit | T <sub>CS_LEB2</sub>          |                                                                                      |      | 250      |      | ns       |
| Delay Time from Vcs_limit to DRV Falling                    | T <sub>CS_DELAY2</sub>        |                                                                                      |      | 30       |      | ns       |
| Delay time from Vpk control to DRV<br>Falling               | T <sub>CS_DELAY3</sub>        |                                                                                      |      | 30       |      | ns       |
| Vcs Min in DCM Mode                                         | V <sub>CSMIN_DCM</sub>        |                                                                                      | 65   | 80       | 95   | mV       |
| Debounce Time of IOUT OCP                                   | T <sub>IOUTOCP_DBC</sub>      |                                                                                      |      | 200      |      | ms       |
| Soft Start Time                                             | T <sub>SST</sub>              |                                                                                      |      | 10       |      | ms       |
| Frequency of Modulation in QR Mode                          | F <sub>MODULATION_QR</sub>    |                                                                                      |      | 4        |      | kHz      |
| Vcspk Modulation Amplitude in QR Mode                       | V <sub>QR_MODULATION1</sub>   | Valley=1~3<br>Valley=4~6                                                             |      | 20<br>30 |      | mV<br>mV |
| CS Short Circuit Protection                                 | V <sub>CS_SHORT</sub>         | Ton=4µs                                                                              |      | 60       |      | mV       |
| ZCS Pin Section                                             | eb_bitenti                    |                                                                                      |      |          | I    |          |
| OVP Threshold Voltage                                       | V <sub>ZCS_OVP</sub>          |                                                                                      | 2.36 | 2.50     | 2.64 | V        |
| OVP Threshold Voltage Debounce Cycles                       | NZCSOVP_DBC                   |                                                                                      |      | 4        |      |          |
| UVP Threshold Voltage of Vout                               | V <sub>ZCS_UVP</sub>          |                                                                                      |      | 150      |      | mV       |
| UVP Threshold Voltage Debounce Time                         | T <sub>VOUTUVP_DBC</sub>      |                                                                                      |      | 20       |      | ms       |
| Maximum Value of off Blanking Time                          | T <sub>ZCSLEB_MAX</sub>       |                                                                                      | 1.3  | 1.80     | 2.3  | μs       |
| Minimum Value of off Blanking Time                          | T <sub>ZCSLEB_MIN</sub>       |                                                                                      | 0.5  | 0.7      | 1.0  | μs       |
| Maximum off Time                                            | T <sub>OFF_MAX</sub>          |                                                                                      | 90   | 120      | 150  | µs       |
| Zero Cross Point Detect                                     | V <sub>ZCS_ZERO</sub>         |                                                                                      |      | 0        |      | mV       |
| QR Turn on Delay Time                                       | T <sub>ZCS_ONDELAY</sub>      |                                                                                      |      | 100      |      | ns       |
| LPS Compensation High Point                                 | V <sub>ZCSLPS_HIGH</sub>      |                                                                                      | 1.74 | 1.90     | 1.98 | V        |
| LPS Compensation Low Point                                  | V <sub>ZCSLPS_LOW</sub>       |                                                                                      | 1.06 | 1.12     | 1.24 | V        |
| Fault Pin Section                                           |                               |                                                                                      |      |          |      |          |
| Current Source for OTP Detection                            | I <sub>OTP</sub>              |                                                                                      | 46.5 | 49       | 51.5 | μA       |
| OTP Threshold                                               | V <sub>OTP_TH</sub>           |                                                                                      | 0.37 | 0.4      | 0.43 | V        |
| OTP Exit Threshold                                          | V <sub>OTPEXIT_TH</sub>       |                                                                                      |      | 0.9      |      | V        |
| Clamp Diode for OVP                                         | VOVPDIODE                     |                                                                                      | 1.45 | 1.7      | 1.95 | V        |
| Capability of Clamp Diode for OVP                           | I <sub>RFAULTOVP</sub>        |                                                                                      |      | 1        |      | mA       |
| OVP Threshold                                               | V <sub>OVP_TH</sub>           |                                                                                      |      | 2.5      |      | V        |
| Debounce Time to Trigger OTP/OVP                            | T <sub>FAULTOTP/OVP_DBC</sub> | V <sub>FAULT</sub> <v<sub>OTP_TH<br/>V<sub>FAULT</sub>&gt;V<sub>OVP_TH</sub></v<sub> |      | 100      |      | μs       |
| Fmax Pin Section                                            |                               |                                                                                      |      |          |      |          |
|                                                             |                               | R>260kΩ                                                                              |      | 100      |      | kHz      |
| Frequency Set                                               | F <sub>MAX</sub>              | R=100kΩ                                                                              |      | 260      |      | kHz      |
|                                                             |                               | R<52kΩ or floating                                                                   | 470  | 500      | 530  | kHz      |
| COMP pin section                                            | I                             |                                                                                      |      |          |      |          |
| Internal Pull up Voltage Source                             | V <sub>COMP_PULLUP</sub>      |                                                                                      |      | 2.5      |      | V        |
| Internal Pull up Resister                                   | R <sub>COMP_PULLUP</sub>      |                                                                                      |      | 20       |      | kΩ       |
| Vcs_limit Point                                             | V <sub>COMP_LIMIT</sub>       |                                                                                      |      | 1.9      |      | V        |
| QR Mode to DCM Change Threshold                             | V <sub>COMPTH_DCM</sub>       |                                                                                      |      | 1.0      |      | V        |
| Hysteresis of QR Mode to DCM                                | V <sub>COMPTH_DCMHYS</sub>    |                                                                                      |      | 0.1      |      | V        |



| 5//2/01                               |                              |                              |      |       |      |     |
|---------------------------------------|------------------------------|------------------------------|------|-------|------|-----|
| Minimum Switching Frequency Threshold | V <sub>COMP_FMIN</sub>       |                              | 0.55 | 0.7   | 0.85 | V   |
| Enter Burst Mode Threshold            | V <sub>COMP_BURSTIN</sub>    | V <sub>COMP</sub> falling    | 0.19 | 0.25  | 0.31 | V   |
| Exit Burst Mode Threshold             | V <sub>COMP_BURSTOUT</sub>   | V <sub>COMP</sub> increasing |      | 0.45  |      | V   |
| Start PWM Threshold in Burst Mode     | V <sub>COMP_BURSTSTART</sub> | V <sub>COMP</sub> increasing |      | 0.35  |      | V   |
| Burst Frequency                       | V <sub>COMP_BURSTFREQ</sub>  |                              |      | 1     |      | kHz |
| OLP Threshold                         | V <sub>COMP_OLP</sub>        | V <sub>COMP</sub> rising     | 1.95 | 2.2   | 2.45 | V   |
| OLP Debounce Time                     | T <sub>OLP_DBC</sub>         | $V_{COMP} > V_{TH_OLP}$      |      | 50    |      | ms  |
| DRVSET Pin Section                    |                              |                              | -    | •     |      |     |
| High Voltage Clamp                    | V <sub>DRV-CS_CLAMP</sub>    |                              | 5.5  | 5.8   | 6.1  | V   |
|                                       | I <sub>DRV</sub>             | DVR-GND:<br>43kohm           |      | 5     |      | mA  |
|                                       |                              | DVR-GND:<br>22kohm           |      | 10    |      | mA  |
| Programmable Driver Current           |                              | DVR-GND:<br>10kohm           | 14   | 20    | 26   | mA  |
|                                       |                              | DVR-GND:<br><2kohm           |      | Error |      |     |
| Ton_max                               | T <sub>ON_MAX</sub>          |                              | 14   | 20    | 26   | μs  |
| Frequency Limit in DCM Mode.          | F <sub>LIMIT_DCM</sub>       |                              |      | 75    |      | kHz |
| Frequency Min in DCM Mode             | F <sub>MIN_DCM</sub>         |                              | 20   | 25    | 32   | kHz |
| Frequency of Modulation in DCM Mode   | F <sub>MODULATION_DCM</sub>  |                              |      | 250   |      | Hz  |
| Minimum William Nantania OD Mail      |                              | HV<218V                      | 1    |       |      |     |
| Minimum Valley Number in QR Mode      | VALLEY <sub>NUMBER</sub>     | HV>218V                      | 2    |       |      |     |
| Internal OTP                          | 1                            | •                            | •    |       |      | •   |
| OTP Threshold                         | T <sub>OVP_SHUNTDOWN</sub>   |                              |      | 150   |      | °C  |
| Recovery Threshold                    | T <sub>OVP_RECOVERY</sub>    |                              |      | 130   |      | °C  |

**Note 1:** Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Note 2:**  $\theta$ JA is measured in the natural convection at TA = 25°C on a low effective single layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard. Test condition: Device mounted on "2 x 2" FR-4 substrate PCB, 2oz copper, with minimum recommended pad on top layer and thermal via to bottom layer ground plane.

Note 3: Increase VCC pin voltage gradually higher than VCC\_ON voltage then turn down to 13V.

**Note** 4: Normal OCP option is selected by ZCS pin resistor.

**Note 5:** LPS OCP option is selected by ZCS pin resistor.

**Note 6:** Selection of ZCS resistors is as follows.

| ZCS pull down   | Xcap function | Iout_ocp      |
|-----------------|---------------|---------------|
| 25-27kOhm ±1%   | Disabled.     | Normal Option |
| 13.0kOhm ±1%    | Enabled.      | Normal Option |
| 7.5kOhm ±1%     | Disabled.     | LPS Option    |
| 3.0-3.6kOhm ±1% | Enabled.      | LPS Option    |

ZCS\_ovp threshold is 2.50V. When pull down resistor is determined, pull up resistor can be calculated according to Vout\_ovp and Na/Ns. Then CS pin's in series resistor should be adjusted too. If Iout\_ocp increases according to Vac's rising, value of CS pin's in series resistor should be increased for more compensation.



## **Operation Principles**

#### HV start up and power supply

HV pin charges Vcc capacitor at AC power on. When Vcc voltage rises to start up threshold and HV will stop charging. Internal circuit of HV pin will be turned off for lower standby loss.

At start up, HV will charge Vcc pin and VCCH pin together at AC power on. VCCH's capacitor may be 10uF and Vcc's capacitor can be as less as 1uF, which is convenient to PCB layout.

In protection mode, SY23496 will stop PWM for  $T_{ERROR}$ . During  $T_{ERROR}$ , SY23496 has current consumption and Vcc(VCCH) capacitor cannot hold for so long time. When Vcc falls to Vcc\_reg, HV will charge Vcc(VCCH) again until Vcc>(Vcc\_reg + Vcc\_reghys). After  $T_{ERROR}$ , internal logic will be reset for restart.

#### **OR mode (Valley number is 1-6)**

In QR mode, PWM turns on at valley point of GaN FET's drain voltage. So, EMI is improved and efficiency is higher too. Vcspk is controlled by Vcomp and valley number is controlled by output load. When Vcomp is higher than ( $V_{COMP_{THDCM}}+V_{COMPTH_DCMHYS}$ ), QR mode is enabled and valley number is 6<sup>th</sup>. As load increases, valley number decreases one by one until to the minimum value. When HV is lower than HV<sub>th\_AChigh</sub> and lasts for debounce time, AC low is declared and minimum valley number is 1<sup>th</sup>. When HV is higher than HV<sub>th\_AChigh</sub>, AC high is declared and minimum valley number is 2<sup>th</sup>, which is helpful to efficiency for lower switching loss at high input voltage.

#### Valley detect

Following waveform shows the method of valley detection. When falling edge of zero crossing voltage appears at ZCS pin, SY23496 will turn on GaN FET after some delay time.



Fig.3 Valley detection

There is noise at ZCS pin when GaN FET turns off. The noise may affect valley detection. SY23496 uses blanking time to avoid the noise, which will be described in the **Output OVP & UVP** section.

#### DCM mode

When Vcomp is lower than  $V_{COMPTH_DCM}$ , DCM mode is enabled. In DCM mode, Vcspk and switching frequency are all controlled by Vcomp. PWM turns on at Fsw instant and won't wait for valley point. As load decreases, frequency firstly decreases from  $F_{LIMIT, DCM}$ to  $F_{MIN, DCM}$ , which is known as PFM mode. Light load efficiency is optimized for lower switching loss. When frequency has decreased to  $F_{MIN, DCM}$  and load goes on decreasing, Vcspk begins decreasing to keep constant voltage on output load.

#### Burst mode

When frequency and Vcspk have all decreased to minimum value, if output load keeps on decreasing, Vcomp will be lower than  $V_{COMP_BURSTIN}$ . Then Burst mode is enabled. PWM will start when Vcomp is higher than  $V_{COMP_BURSTSTART}$ . PWM number is controlled by Tburst in order to keep burst frequency lower than certain value. PWM won't stop until the number has been complete. Then PWM stops and wait for next rising edge of  $V_{COMP_BURSTSTART}$ . With this method, burst frequency is low and audible noise is optimized.

When V comp is higher than  $V_{COMP\_BURSTOUT}$ , SY23496 will enter DCM mode.



### VCCH power supply

In order to simplify outside circuit, SY23496 contains VCCH pin. Maximum voltage of VCCH can be up to 140V. When Vcc is lower than  $V_{CC\_REG}$ , VCCH will charge Vcc capacitor by inner circuit. When Vcc is higher than ( $V_{CC\_REG} + V_{CC\_REGHYS}$ ), VCCH will stop charging.





Fig.5 VCCH Charge Function

If efficiency is important and BOM cost is ok, two windings can used to reduce Vcc loss. In Fig.6, if Vout is low, Na3 voltage is too low and VCCH charges Vcc. If Vout is high, Na3 voltage is high enough and VCCH will be floating. A resistor and zener beside C11 are recommended, which can clamp high voltage coming from Na1's leakage inductance. R25 can be 1kOhm. D25's clamp voltage should be higher than Na1 voltage and be lower than C11's rating voltage.



Fig.6 Typical Circuit for high efficiency application

Fig.7 shows one wingding application. C10 can be as low as 1uF SMT capacitor. Resistor and zener diode beside C11 are not needed any more.



Fig.7 Typical Circuit for one winding application

During Xcap discharge process, voltage of C10 may be charged to Vcc\_shunt. Then 35V capacitor is recommended.

#### **Output over current protection (Iout\_ocp)**

SY23496 detects output current at primary side. At PWM turn off instant, CS pin samples voltage on Rcs.

Iout\_ocp can be set by Rcs with following formula. Vref\_ocp is inner voltage of SY23496. Nps is Np/Ns of transformer. Rcs is R5 in following circuit.



Fig.8 Rcs(R5) set for Iout\_ocp

SY23496 samples voltage on Rcs before PWM's falling edge. After a very short time, PWM turns off. Then M1 usually has turn off delay. So, sampled voltage is not real peak current of transformer. When input voltage becomes higher, the error will be greater too. SY23496 uses R4 to compensate the error. If Iout\_ocp becomes higher according to input voltage's increase, R4 should be added. If Iout\_ocp falls according to input voltage's increase, which means compensation is too much, R4 should be reduced.

R4 range may be 500hm to 5000hm.

In quick charging applications, Vout range is usually very wide, such as 3.3V to 21V. Iout range is very wide too. SY23496 has two OCP options to adapt different applications.





The first example is as follows. Output includes 5V/3A, 9V/3A, 12V/3A, 15V/3A, 20V/3.25A, 3.3V-21V/3A.



Normal OCP option is suitable.  $V_{REF_OCPNORMAL}$  is changeless according to different output voltages.

The second example is different. Output includes 5V/3A, 9V/3A, 10V/6.5A, 12V/5A, 15V/4A, 20V/3.25A, 5V-12V/5A. If normal OCP option is adopted, OCP value should be higher than 6.5A and may be set to 7.0A. When Vout is changed to 20V, Iout\_ocp is still 7.0A and maximum output power will be 140W. This is forbidden in UL60950.

SY23496's LPS option is suitable for the second example.  $V_{REF_OCPLPS}$  is related to Vout. Iout\_ocp can be set by Rcs when Vout is highest. When Vout is lower and  $V_{REF_OCPLPS}$  becomes higher. At Vout=10V, Iout\_ocp is higher than 6.5A and 10V 6.5A won't trigger OCP.

#### LPS and Xcap selection by ZCS resistor

SY5020 has two options about output OCP. One is Normal option and the other is LPS option, which have been described in Iout\_ocp section. Two options can be selected by ZCS resistor.

Meanwhile, X cap discharge function can be selected by ZCS resistor too. When Xcap is enabled, HV should be connected to AC side via two diodes. When Xcap is disabled, HV can be connected to Vbus to save BOM cost of the diodes.

Selection of ZCS resistors is as follows.

| ZCS pull down (R8) | Xcap function | Iout_ocp      |
|--------------------|---------------|---------------|
| 25-27kOhm ±1%      | Disabled.     | Normal Option |
| 13.0kOhm ±1%       | Enabled.      | Normal Option |
| 7.5kOhm ±1%        | Disabled.     | LPS Option    |
| 3.0-3.6kOhm ±1%    | Enabled.      | LPS Option    |

ZCS\_ovp threshold is 2.50V. When R8 is determined, R7 can be calculated according to Vout\_ovp and Na/Ns. Then CS in series resistor R4 should be adjusted too. If Iout\_ocp increases according to Vac's rising, value of R4 should be increased for more compensation.



Fig.10 LPS and Xcap selection by ZCS resistor

#### **Programmable drive current**

At turn on instant, SY23496 uses constant current to charge Cgs of M1 and EMI performance is improved. At turn off instant, DRVSET pin will be fast pulled down to reduce turn off loss.



Fig.11 Drive circuit of GaN FET

At turn on instant, constant current value can be selected by R6. When current is lower, GaN's turn on speed will be slower and EMI performance will be better. Table is as follows. At SY23496's startup, R6 is detected and current is fixed until startup again.

| R6     | Constant current |
|--------|------------------|
| 10kohm | 20mA             |
| 22kohm | 10mA             |
| 43kohm | 5mA              |
| <2kohm | No PWM           |

Fig.12 Drive current table

#### **Frequency limitation**

To QR mode operation, when load decreases, switching frequency will increase and switching loss will increase too. Fmax pin can be used to limit maximum frequency. Relationship between frequency limitation and Fmax pin resistor is shown as follows.





When Fmax pin is floating, frequency limitation is 500kHz. In the package without Fmax pin, frequency limitation is also 500kHz. If the resistor is lower than 30kOhm, frequency limitation is 500kHz too. When frequency limitation is triggered, PWM will turn on at the valley after limitation.

#### **Frequency Modulation**

In QR mode, SY23496 adds triangle voltage on Vcs for frequency modulation. If Ring is 1-3, modulation amplitude is 20mV. If Ring is 4-6, modulation amplitude is 30mV in order to obtain effective range of frequency modulation.

#### Soft start

At start up, when Vcomp rises to  $V_{COMP_BURSTSTART}$ , PWM starts and Vcs increases from minimum value linearly. Under heavy load or Vout short conditions, soft start will terminate after  $T_{SST}$ . Under light load or no-load conditions, when Vcs value determined by Vcomp is lower than the value determined by soft start, soft start will terminate and Vcomp will control Vcs.



Fig.14 Soft start process

Under start up or Vout short conditions, Vout is very low and ZCS is the same. If ZCS cannot detect effective valley signal, Toff\_max will be enabled. This is helpful to reduce deep CCM switching and voltage stress of SR MOS's Vds is optimized.

#### Vcs limit

After  $T_{CS\_LEB2}$  in every cycle, when Vcs is higher than Vcs\_limit, PWM will turn off immediately. It is cycle by cycle and won't affect next cycle's PWM On.

#### Vcs max

Under normal working state, Vcs\_limit can limit peak current of GaN and provide enough protection. When transformer's winding or secondary diode is short circuit, current slope is very high and transformer will enter saturation state. The current can rise to much higher level in  $T_{CS\_LEB2}$ .

SY23496 can detect Vcs after  $T_{CS\_LEB1}$ , which is shorter than  $T_{CS\_LEB2}$ . If Vcs is higher than  $V_{CS\_MAX}$  in 4 continuous cyles, PWM stops and timer begins. After  $T_{ERROR}$ , logic will be reset and HV will charge Vcc to  $V_{CC\_ON}$  for restart.



Fig.15 Vcs\_max process

#### Brown out

When input voltage is lower than AC90V, current stress of transformer and primary GaN FET is very high. Heat stress is very high too. SY23496 has Brown out (BO) protection to protect power supply from broken down.

- BO: HV is lower than HVth<sub>,BO</sub> and last for  $T_{BO,DBC}$ .
- BI: HV is higher than HVth<sub>,BI</sub> and last for  $T_{BI,DBC}$ .

After BO, PWM stops and timer begins. After  $T_{ERROR}$ , logic will be reset and HV will charge Vcc to  $V_{CC_ON}$  for restart.

#### X-cap discharge

Under light load, when charger is unplugged from AC socket, there may be remaining high voltage on input terminal, which is dangerous to be touched.

SY23496 uses HV to discharge X-cap. HV pin is connected to AC side through R1, D1 and D3. R1 is recommended to be 5k - 10kOhm, which can provide more reliability against surge voltage on AC line.

If HV hasn't rising edge for continuous  $T_{UNPLUG_DBC}$ , AC unplug is detected. PWM stops and timer begins. HV sinks current of  $I_{HV_XCAP}$  to Vcc pin. Vcc rises to  $V_{CC_SHUNT}$  and HV falls linearly. When HV can't supply Vcc and Vcc is lower than  $V_{CC_OFF}$ , discharge will stop.

Voltage rating of Vcc capacitor should be higher than Vcc\_shunt. Then 35V capacitor is recommended.

During X-cap discharge, once HV detects rising edge, which means AC re-plug happens, the discharge will be terminated immediately. Timer of  $T_{ERROR}$  will go on. During  $T_{ERROR}$ , HV will keep Vcc between  $V_{CC\_REG}$  and  $(V_{CC\_REG}+V_{CC\_REGHYS})$ . After  $T_{ERROR}$ , logic will be reset and HV will charge Vcc to  $V_{CC\_ON}$  for restart.





Fig.16 X-cap discharge circuit

Following waves show the process.

At t1, AC unplug happens.

At t2, AC unplug is confirmed. PWM stops and HV sinks current to Vcc.

At t3, Vcc rises to V<sub>CC\_SHUNT</sub>.

At t4, X-cap discharge current is lower than Vcc's

dissipation and Vcc begins falling.

At t5, Vcc is lower than  $V_{\text{CC\_OFF}}$  and discharge is reset.



Fig.17 X-cap discharge waveforms

#### **Output OVP & UVP**

SY23496 detects output voltage through ZCS pin. When primary GaN FET turns off, there is a parasitic resonance on AUX winding. To avoid false trigger, blanking time is adopted, which is shown as follows. Blanking time is adaptive according to Vcspk. When Vcspk is 200mV, primary current is small and energy stored in leakage inductance is small too. Parasitic resonance on auxiliary winding will be shorter and blanking time can be shorter too. Blanking time rises to the maximum value along with Vcspk rising to 500mV.



Fig.18 ZCS blanking time

When ZCS is higher than  $V_{ZCS\_OVP}$  in continuous  $N_{ZCSOVP\_DBC}$  cycles, ZCS\_OVP is triggered. PWM stops and timer begins. After  $T_{ERROR}$ , logic will be reset and HV will charge Vcc to  $V_{CC\_ON}$  for restart.



Fig.19 ZCS OVP setting

Output OVP threshold is calculated as below:

$$Vout\_ovp = Vzcs.ovp * \frac{R7 + R8}{R8} * \frac{Ns}{Na}$$

When ZCS is lower than  $V_{ZCS\_UVP}$  in continuous time of  $T_{VOUTUVP\_DBC}$ , ZCS\_UVP is triggered. PWM stops and timer begins. After  $T_{ERROR}$ , logic will be reset and HV will charge Vcc to  $V_{CC\_ON}$  for restart.

Note: Pull down resistor R8 should be determined firstly by LPS and Xcap selection. Then R7 is calculated according to above equation. UVP is used to avoid continuous working under Vout short circuit and is not necessary to be designed.

#### Vcc OVP

Vcc\_ovp can prevent IC from damage due to abnormal high voltage when feedback loop is open or number of Na winding is wrong. When Vcc rises to  $V_{CC_SHUNT}$  and outside power's current ability is higher than shunt ability, Vcc can go on rising.

Vcc is detected all the time. If Vcc is higher than  $V_{CC_OVP}$  in continuous 4 cycles, Vcc\_ovp is triggered. PWM stops and timer begins. After  $T_{ERROR}$ , logic will be reset and HV will charge Vcc to  $V_{CC_ON}$  for restart.

If the error condition still exists after restart, IC will work in hiccup mode.

#### **Open Loop Protection**

If output is short circuit, or opto-coupler open circuit, or load increase too much, Vcomp will be pulled up. When Vcomp is higher than  $V_{COMP\_OLP}$  and last for



 $T_{OLP\_DBC}$ , OLP is triggered. PWM stops and timer begins. After  $T_{ERROR}$ , logic will be reset and HV will charge Vcc to  $V_{CC\_ON}$  for restart.

#### Fault OTP & OVP

Fault pin can be used as OVP and OTP functions. Outside circuit is as follows. At normal state, current of Iotp is clamped by D12. D12's clamp voltage is between OTP threshold and OVP threshold. So, both protections won't be triggered.



Fig.20 Fault OTP & OVP

Under error conditions, Vcc or VCCH will rise. D5 may be broken down. If pull up current is higher than D12's clamp ability, Fault voltage will be pulled up. When Fault pin is higher than  $V_{OVP_TH}$  and last for  $T_{FAULTOTP/OVP_DBC}$ , Fault\_ovp is triggered. PWM stops and timer begins. After  $T_{ERROR}$ , logic will be reset and HV will charge Vcc to  $V_{CC_ON}$  for restart.

R11 is NTC resistor. As temperature's rising, R11's resistance falls. When R11 is small enough, there will be no current flowing into D12 and all the current of lotp will flow into R11. As lotp is changeless, Fault voltage will fall along with R11's resistance. When Fault voltage is lower than  $V_{OTP_TH}$ , Fault\_otp is triggered. PWM stops and timer begins. After T<sub>ERROR</sub>, logic will be reset and HV will charge Vcc to V<sub>CC\_ON</sub> for restart. After restart, Fault pin is detected. PWM won't begin until Fault is higher than V<sub>OTPEXIT\_TH</sub>.

R9 is used to limit the current flowing into Fault pin. OVP threshold is mainly decided by D5's breakdown voltage. R12 is used to adjust OTP threshold conveniently. C19 is used to filter various noise and recommended value is 100pF.

#### CS pin short circuit

In Ton of every PWM, Vcs is detected at 4us and compared with  $V_{CS\_SHORT}$ . If Vcs<V<sub>CS\\_SHORT</sub>, short circuit protection is triggered. PWM stops and timer begins. After T<sub>ERROR</sub>, logic will be reset and HV will charge Vcc to V<sub>CC\\_ON</sub> for restart.



Fig.21 CS short protection

Above waveforms show the logic.

At t2, Vcs is higher than  $V_{CS_SHORT}$ . No protection.

At t5, Timer of 4us hasn't arrived.

No compare and no protection.

At t8, Vcs is lower than  $V_{CS\_SHORT}$  at 4us.

Protection is triggered.

#### **Internal OTP**

SY23496 monitors die temperature under normal operating mode. Once die temperature rises above internal OTP threshold, PWM stops and timer begins. After  $T_{ERROR}$ , logic will be reset and HV will charge Vcc to  $V_{CC_ON}$  for restart.

## **Power Supply Design Guide**

#### **BUS capacitor calculation**

Generally, bulk capacitor CBUS is selected according to the following rules.

- No PF: 1.5-1.8uF per watt (Output power).
- With PF: 0.5-0.8uF per watt (Output power).

#### Minimum BUS voltage calculation

Minimum BUS voltage appears when input voltage Vac is lowest and output current reaches rated value. When there isn't PF circuit before Flyback, minimum BUS voltage is calculated as:

$$V_{BUS_{MIN}} = \sqrt{2V_{IN_{MIN}}^2 - \frac{P_o(1 - K_{CH})}{\eta C_{BUS}f_o}}$$
 Formula (1)

KCH is BUS capacitor charge coefficient (generally KCH is set to 0.2~0.3).  $\eta$  is conversion efficiency and  $f_o$  is frequency of AC input.

Following examples are helpful to fast selection. AL Cap's actual capacitance is only 85-90% of its nominal



value and capacitance has deviation in mass production. Following information is for reference only.

To 30W solution, there isn't Boost PFC circuit. Bus nominal capacitance is 27+27uF. Vbus\_min is as follows.

| Output Power | 30W | 35W | 40W | 45W |
|--------------|-----|-----|-----|-----|
| AC90V 50Hz   | 86V | 80V | 75V | 68V |
| AC90V 60Hz   | 93V | 87V | 83V | 78V |

For better performance, Vbus\_min should be higher than 80V.

To 66W solution, there isn't Boost PFC circuit. Under full load 20V3.3A, Vbus\_min is as follows.

| Bus nominal capacitance | 82+22uF | 82+10uF | 82uF | 68uF |
|-------------------------|---------|---------|------|------|
| AC90V 50Hz              | 82V     | 78V     | 72V  | 60V  |

For better performance, Vbus\_min should be higher than 80V.

To 140W solution, topology is Boost + Flyback. Output is 28V 5A. Bus nominal capacitance is 39+39uF.

At AC90V 50Hz, Boost PFC outputs DC240V. Vbus is 222V(min) to 253V(max). Ripple is 31V.

At AC176V 50Hz, Boost PFC outputs DC350V. Vbus is 338V(min) to 362V(max). Ripple is 24V.

#### Transformer parameter calculation

#### 1) Primary/secondary turns ratio: NPS

NPS is limited by voltage stress of primary GaN FET:

$$N_{PS} \leq \frac{V_{MOS\_BR}K_{DR} - \sqrt{2}V_{IN\_MAX} - \Delta V_{SN}}{V_{O} + V_{D-F}} \qquad Formula (2)$$

VMOS\_BR is the breakdown voltage of primary GaN FET;

KDR is VDS de-rating factor of power MOS;

V<sub>IN,MAX</sub> is always AC264V;

VD\_F is forward voltage of secondary rectification diode; If SR is adopted at secondary side, VD\_F is equal to 0.

 $\Delta$ VSN is voltage spike at primary GaN turn off. Starting value can be 50V.



Fig.22 Primary Vds waveform

When Nps is determined, reflect voltage can be calculated as follows.

 $V_{OR} = N_{PS} * (V_O + V_{DF})$ 

#### 2) Primary inductance: LP

SY23496 has QR/DCM mode and CCM is not available. Transformer primary inductance is mainly related with switching frequency. When Vbus is the minimum value, Lp can be calculated by following formula.

$$L_{p} = \frac{1}{2 * F_{SW MIN} * V_{0} * I_{0} *} * (\frac{V_{BUS_{MIN}} * V_{0R}}{V_{BUS MIN} + V_{0R}})^{2} Formula (3)$$

Vo: Output voltage and unit is V.

Nps: Primary/secondary turns ratio without unit.

Vbus\_min: Minimum voltage after bridge and unit is V.

Fsw\_min: Frequency at Vbus\_min and unit is kHz.

Io: Output current and unit is A.

Lp: Primary inductance and unit is mH.

In the parameters, Vo, Nps, Vbus\_min and Io have been determined. Only Fsw\_min needs to be selected. When Fsw\_min is higher, Lp will be smaller. The frequency at AC230V will be higher too.

To typical application, Fsw\_min is about 100-130kHz, which is at Vbus\_min (usually 80-90V). Then frequency at Vbus\_max (370V) is about 160-220kHz.

#### 3) Turns of primary winding: $N_{P} \label{eq:NP}$

(a) Select the magnetic core, confirm the effective AE

Formula (4)

- (**b**) Preset Bmax of magnetic core (0.32T~0.36T)
- (c) Calculate primary Rcs

$$Rcs = 0.93 * \frac{Vref\_ocp * Nps}{6 * Iout\_ocp}$$

In normal option, Vref\_ocp is V<sub>REF\_OCPNORMAL</sub>.



In LPS option, Vref\_ocp is V<sub>REF OCPLPSL</sub>.

$$I_{PPK\_MAX} = \frac{v_{CS.LIMIT}}{R_{CS}}$$
 Formu

Formula (5)

(e) Calculate primary turns: NP

$$N_{p} = \frac{L_{p} * I_{pPK}MAX}{B_{MAX} * A_{E}}$$
Formula (6)

4) Turns of secondary winding: NS

$$N_{S} = \frac{N_{P}}{N_{PS}}$$

In actual design, Fsw\_min is difficult to be determined. If a random value is selected, later calculation may be hard and this may be unsuitable to the bobbin of transformer. So design procedure is always as follows, which is inverse to traditional method.

Select transformer and AE ->

Determine winding width of bobbin ->

Select Ns wire -> Determine Ns ->

**Determine Vor and Nps -> Calculate Np ->** 

Calculate Rcs according to Formula (4)

Calculate Ippk\_max according to Formula (5)

Determine Bmax (0.32-0.36T)

Calculate Lp at last according to Formula (6)

With this procedure, Fsw min is not an input parameter. When Lp is calculated, switching frequency Fsw is determined too. This will always lead to a satisfactory design and efficiency will always be close to highest value for certain transformer. It is not needed to try again and again.

#### 5) Turns of auxiliary winding: NA

To fast charge application, Vout range is wide. Turns of AUX winding should take Vout\_max andVout\_min into consideration.

If efficiency is important and BOM cost is ok, two AUX windings are recommended.

AUXL can supply Vcc at Vout\_max.

$$18V < \frac{v_{out\_max}}{v_{S}} * N_{AUXL} < 22V$$

• AUXH can supply Vcc at Vout\_min.

$$10V < \frac{v_{\text{OUT}\_\text{MIN}}}{N_S} * N_{\text{AUXH}} < 14V$$

If BOM cost is important, one winding is enough, which is AUXH. Turns of AUXH wingding is the same as  $N_{AUXH}$  in above formula.

#### Secondary MOSFET Selection

Under the conditions of Vbus\_max and Vout\_ovp, the reverse voltage of secondary rectification MOSFET will reach maximum level. The maximum voltage (ignore voltage spike when primary MOS is turned on) is calculated as follows.

$$V_{D_{LR}MAX} = \frac{\sqrt{2}V_{IN}MAX}{N_{PS}} + V_{O_{OVP}}$$

Maximum instantaneous forward current is calculated as equation below:

 $I_{SPK MAX} = I_{PPK MAX} * N_{PS}$ 

To a 66W (20V 3.3A) solution, BSC098N10NS5 is recommended, which is 100V 8.2mOhm (Vgs=10V).

To a 90W (20V 4.5A) solution, BSC0805LS is recommended, which is 100V 6.0mOhm (Vgs=10V).

To a 120W (20V 6.0A) solution, two MOSFETs in parallel is recommended, which is mainly for heat sink consideration. BSC098N10NS5 is ok, which is 100V 8.2mOhm (Vgs=10V).

MOS selection is related to heat dissipation design. Place refer to actual temperature test.

## Layout Considerations

Following rules is recommended for normal working and EMI considerations.

- (a) Switching node: Primary Drain/AUX/Core; Secondary Drain/AUX/Core.
- (b) Important signal node (easy to be disturbed): Primary: Vcs, Fault, Comp, ZCS and Fmax etc. Secondary: REG, TZ and Feedback loop etc.
- (c) In order to guarantee normal working, important signal node should be far away from switching node. If PCB routing is hard, static node should be used as shielding between switching and signal node. Static node can be Vbus, GND, Vcc, VCCH and Vout, SGND etc.
- (d) In order to realize good EMI performance, switching node on PCB layout should be as small as possible. Switching node should not be selected as heat sink method, such as GaN's drain.
- (e) In order to realize good EMI performance, main current loop should be as small as possible.
  - Current in Ton: Bus cap -> transformer -> GaN  $\rightarrow$  Rcs  $\rightarrow$  GND  $\rightarrow$  Bus cap.
  - Current in Toff: Transformer -> SR\_MOS



- -> Cout -> GND -> Transformer.
- Current in leakage inductance and snuber circuit.
- Drive loop of primary and secondary MOS.
- (f) These components should be closed to SY23496.
   Fault capacitor, Comp Capacitor, Fmax resistor, CS resistor (in series), Vcc capacitor.

ZCS pull up resistor should be placed at AUX pin of transformer and pull-down resister should be closed to ZCS pin.

- (g) These components should be closed to SY5238. REG resistor, TZ resistor, Vdd capacitor and Vin capacitor.
- (h) GND routing is as follows.
   SY23496's GND should be connected to Rcs-GND in order to get accurate Vcs signal.



As Vgs(th) of GaN FET is as low as 1.2V, it is easy to be falsely triggered by noise.

- IC\_GND should be connected to Rcs\_GND directly.
- Drive loop should be as small as possible.



### **Design Example**

A design example of typical application is shown below step by step.

#### Input/output specification

| Parameter                                     | Symbol              | Value             |  |  |  |
|-----------------------------------------------|---------------------|-------------------|--|--|--|
| Input voltage range                           | V <sub>IN</sub>     | 90V~264V          |  |  |  |
| Rated output power                            | Po                  | 66W               |  |  |  |
| Rated output voltage                          | Vo                  | 5V - 20V          |  |  |  |
| Output OVP level                              | V <sub>O,OVP</sub>  | 24V               |  |  |  |
| Rated output current                          | Io                  | 3.3A              |  |  |  |
| OCP                                           | IOCP                | 3.68A             |  |  |  |
| Efficiency                                    | ŋ                   | 93%               |  |  |  |
| Preset parameter                              |                     |                   |  |  |  |
| Parameter                                     | Symbol              | Value             |  |  |  |
| Break down voltage of power FET               | V <sub>MOS,BR</sub> | 650V              |  |  |  |
| V <sub>DS</sub> de-rating factor of power FET | K <sub>DR</sub>     | 90%               |  |  |  |
| Spike on VDs at power FET turn off            | $\Delta V_{SN}$     | 70V               |  |  |  |
| BUS capacitor charge coefficient              | K <sub>CH</sub>     | 0.2               |  |  |  |
| Secondary diode forward voltage drop          | V <sub>D,R</sub>    | 0V                |  |  |  |
| Transformer effective Ae (RM8)                | A <sub>E</sub>      | $62 \text{ mm}^2$ |  |  |  |

#### 1) BUS capacitor selection

Select BUS capacitor: C<sub>BUS</sub>=104uF (1.57uF/W)

#### 2) Minimum BUS voltage calculation

BUS capacitor charge coefficient: K<sub>CH</sub>=0.2

$$V_{\text{BUS}_{\text{MIN}}} = \sqrt{2V_{\text{IN}_{\text{MIN}}}^2 - \frac{P_{\text{O}}(1 - K_{\text{CH}})}{\eta C_{\text{BUS}}f_{\text{o}}}} = \sqrt{2 \times 90^2 - \frac{66 \times (1 - 0.2)}{93\% \times 104u \times 60}} = 84V$$

#### 3) Transformer design

(a) Calculate primary/secondary turns ratio: NPs

$$N_{PS} \le \frac{V_{MOS\_BR} K_{DR} - \sqrt{2} V_{IN\_MAX} - \Delta V_{SN}}{V_O + V_{D\_F}} = \frac{650 \times 0.9 - \sqrt{2} \times 264 - 70}{20 + 0} = 7.1$$

NPs is selected to: NPs=6.25, Reflect voltage Vor=6.25\*20V=125V.

(b) Calculate Lp of transformer: Select Fsw\_min=110kHz

$$L_{p} = \frac{1}{2 * F_{SW MIN} * V_{0} * I_{0} *} * \left(\frac{V_{BUS_{MIN}} * V_{0R}}{V_{BUS_{MIN}} + V_{0R}}\right)^{2} = \frac{1}{2 * 110 kHz * 20V * 3.3A} * \left(\frac{84 * 125}{84 + 125}\right)^{2} = 0.174 mH$$

(c) Calculate Rcs: In normal option, Vref\_ocp=0.555V.  $R_{CS} = \frac{093 * V_{REF_OCP} * N_{PS}}{6 * I_{OUT OCP}} = \frac{0.93 * 0.555 * 6.25}{6 * 3.68} = 0.1460 hm$ 

(d) Calculate maximum primary peak current:

$$I_{ppK_MAX} = \frac{V_{CS,LIMITL}}{R_{CS}} = \frac{0.50}{0.146} = 3.42A$$

(e) Calculate primary winding turns NP:  $B_{MAX}=0.27T$  $N_p = \frac{L_p * I_{ppK_MAX}}{B_{MAX} * A_E} = \frac{170 uH * 3.42A}{0.37T * 62mm^2} = 25.3ts$ 



(f) Calculate secondary winding turns: N<sub>S</sub>

$$N_{\rm S} = \frac{N_{\rm P}}{N_{\rm PS}} = \frac{25}{6.25} = 4$$

(g) Calculate auxiliary winding turns NAUXL=4ts: Vout\_max=20V

$$18V < \frac{v_{OUT\_MAX}}{N_S} * N_{AUXL} < 22V, \qquad \text{So,} \quad 3.6 < N_{AUXL} < 4.4$$

Calculate auxiliary winding turns NAUXH=10ts: Vout\_min=5V

$$10V < \frac{v_{OUT}MIN}{N_S} * N_{AUXL} < 14V$$
, So,  $8 < N_{AUXH} < 11.2$ 

#### 5) Secondary diode selection

(a)Maximum reverse voltage calculation:

$$V_{D_{D_{R}}MAX} = \frac{\sqrt{2}V_{IN_{MAX}}}{N_{PS}} + V_{O_{O}OVP} = \frac{\sqrt{2} \times 264}{6.25} + 24 = 84V$$

Considering the voltage spike, reverse voltage rating is recommended to be 100V~120V.

(b) Maximum instantaneous forward current:  $I_{SPK MAX} = I_{PPK MAX} * N_{PS} = 3.42A * 6.25 = 21.4A$ 







#### **Front View Recommended PCB layout** (Only for reference) Notes: All dimension in millimeter and exclude mold flash & metal burr.

18



## **Taping & Reel Specification**

1. Taping Orientation QFN5x7-18



Feeding Direction

2. Carrier Tape & Reel specification for packages



| Package types | Tape<br>width<br>(mm) | Pocket<br>pitch(mm) | Reel size<br>(Inch) | Trailer *<br>length(mm) | Leader *<br>length (mm) | Qty per<br>reel<br>(pcs) |
|---------------|-----------------------|---------------------|---------------------|-------------------------|-------------------------|--------------------------|
| QFN5x7-18     | 16                    | 8                   | 13"                 | 400                     | 400                     | 3000                     |



# **Revision History**

The revision history provided is for informational purpose only and is believed to be accurate, however, not warranted. Please make sure that you have the latest revision.

| Date         | Revision     | Change          |
|--------------|--------------|-----------------|
| May 25, 2023 | Revision 0.9 | Initial Release |



#### IMPORTANT NOTICE

1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.

2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.

3. Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.

4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.

6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

©2023 Silergy Corp.

All Rights Reserved.