

## 5.5V, 6A Single Synchronous Buck Converter

### **General Description**

The SY2A23006 synchronous buck converter has integrated power MOSFETs, an input voltage range of 2.8V to 5.5V, a configurable output voltage from 0.6V to  $V_{IN}$ , and a maximum load current capability of 6A. Under light load conditions, it can operate in either pulse width modulation (PWM) mode or pulse frequency modulation (PFM) mode. The soft-start time and 1.8MHz-3MHz switching frequency can be adjusted using external components.

The SY2A23006 also provides power good indication, undervoltage lockout (UVLO), short-circuit protection, cycle-by-cycle current limit protection, and thermal shutdown.

The SY2A23006 is available in a 2mm×3mm-9 pin QFN package.

### **Key Features**

- 2.8V to 5.5V Input Voltage Range
- Up to 6A Output Current
- External Adjustable Output Voltage with ±1.2% Reference Voltage Accuracy
- 1µA Shutdown Current (Typical)
- 38 µA Quiescent Current (Typical)
- Adjustable Switching Frequency of 1.8MHz to 3MHz
- PWM or PFM Operation Selectable in Light Load
- Adjustable Soft-Start Time
- 100% Duty-Cycle for Lowest Dropout
- Optional Frequency Spread Spectrum
- Cycle-by-Cycle Current Limit Protection
- Hiccup Mode Short-Circuit Protection
- Power Good Indicator
- Thermal Shutdown
- Compact QFN2x3-9 Package
- Automotive AEC-Q100 Grade 1 Certified

### **Applications**

- Digital Cockpit
- Advanced Driver Assistance System (ADAS)
- Surround View ECU
  - Other Automotive Electronic Equipment

# **Typical Application Circuit**



Figure 1. Schematic Diagram



Figure 2. Efficiency vs Output Current



### **Ordering Information**

| Ordering<br>Part Number                                | Package Type                                    | Top Mark       |  |  |  |
|--------------------------------------------------------|-------------------------------------------------|----------------|--|--|--|
| SY2A23006XHQ                                           | QFN2x3-9<br>RoHS-Compliant and Halogen-<br>Free | FHD <i>xyz</i> |  |  |  |
| x = vear code, $v = week code$ , $z = lot number code$ |                                                 |                |  |  |  |

lot number code

Pinout (top view)



(QFN2×3-9)

## **Pin Description**

| Pin No | Pin Name  | Pin Description                                                                                                                                                                                                                                                                                                                                                    |
|--------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | MODE_SYNC | Mode control and frequency synchronization pin. Under light load conditions, the device<br>is in forced CCM mode when the pin is pulled high and in PFM mode when this pin is<br>pulled low. The switching frequency can also be synchronized to an external clock<br>applied to this pin. There is no internal pulldown resistor. Do not leave this pin floating. |
| 2      | VIN       | Power input pin.                                                                                                                                                                                                                                                                                                                                                   |
| 3      | SW        | Switching node.                                                                                                                                                                                                                                                                                                                                                    |
| 4      | GND       | Ground.                                                                                                                                                                                                                                                                                                                                                            |
| 5      | FB        | Output voltage feedback pin. The output voltage reference is 0.6V.                                                                                                                                                                                                                                                                                                 |
| 6      | SS/TR     | <ul><li>This is a dual-purpose pin.</li><li>SS: Soft-start time control pin. Connect this pin to GND with a ceramic capacitor to define the output voltage rise time.</li><li>TR: Tracking and sequencing. Allows output voltage to follow the voltage applied at this pin in both directions (up and down) in forced PWM mode.</li></ul>                          |
| 7      | FSET      | Switching frequency, compensation of the control loop, and internal clock frequency modulation configuration pin. Connect this pin to GND with a resistor to configure these parameters. There is no internal pulldown resistor. Do not leave this pin floating.                                                                                                   |
| 8      | EN        | Device enable pin. There is no internal pulldown resistor. Do not leave this pin floating.                                                                                                                                                                                                                                                                         |
| 9      | PG        | Power good pin. Open-drain output. A pullup resistor is required (100k $\Omega$ , for example). Can be connected to GND or left floating if not used.                                                                                                                                                                                                              |



### **Block Diagram**



Figure 3. Functional Block Diagram

### **Absolute Maximum Ratings**

| Parameter (Note 1)                         | Min  | Max       | Unit |
|--------------------------------------------|------|-----------|------|
| VIN, SW                                    | -0.3 | 6.5       |      |
| MODE_SYNC, FB, SS/TR, FSET, EN, PG         | -0.3 | VIN + 0.3 | V    |
| Dynamic SW to GND voltage in 10ns Duration | -3   | VIN + 2   | v    |
| Dynamic SW to GND voltage in 20ns Duration | -3   | VIN + 1.5 |      |
| Junction Temperature, Operating            | -40  | 150       |      |
| Lead Temperature (Soldering, 10 sec.)      |      | 260       | °C   |
| Storage Temperature                        | -65  | 150       |      |
| ESD Susceptibility                         |      |           |      |
| HBM (Human Body Mode)                      |      | 2000      | V    |
| CDM (Charge Device Mode) All pins          |      | 500       | v    |

### **Thermal Information**

| Parameter (Note 2)                                            | Тур | Unit  |
|---------------------------------------------------------------|-----|-------|
| θ <sub>JA</sub> Junction-to-Ambient Thermal Resistance        | 39  |       |
| θ <sub>JB</sub> Junction-to-Board Thermal Resistance          | 18  | _∘c/w |
| θ <sub>JC_top</sub> Junction-to-Case (top) Thermal Resistance | 16  | C/VV  |
| Ψ <sub>JT</sub> Junction-to-Top Characterization Parameter    | 0.9 |       |
| $P_D$ Power Dissipation $T_A = 25^{\circ}C$                   | 3.2 | W     |

### **Recommended Operating Conditions**

| Parameter (Note 3)   | Min | Max | Unit |
|----------------------|-----|-----|------|
| VIN, SW              | 2.8 | 5.5 | V    |
| Ambient Temperature  | -40 | 125 | °C   |
| Junction Temperature | -40 | 150 | C    |



### **Electrical Characteristics**

 $(2.8V \le V_{IN} \le 5.5V, -40^{\circ}C \le T_J \le 125^{\circ}C$ . typical values at  $V_{IN} = 5V$  and  $T_J = 25^{\circ}C$ , unless otherwise noted)

| Parameter   |                                                             | Symbol                  | Test Conditions                                                         | Min  | Тур  | Max  | Unit       |
|-------------|-------------------------------------------------------------|-------------------------|-------------------------------------------------------------------------|------|------|------|------------|
|             | UVLO Rising<br>Threshold                                    | Vuvlo_r                 |                                                                         | 2.6  | 2.7  | 2.8  | V          |
| VIN         | UVLO Falling<br>Threshold                                   | VUVLO_F                 |                                                                         | 2.45 | 2.55 | 2.65 | V          |
|             | Shut Down Current                                           | Isd                     | $EN = 0V, T_J = 25^{\circ}C$                                            |      | 1    | 2    | μA         |
|             | Shut Down Current                                           | I <sub>SD</sub>         | $EN = 0V, T_J = 125^{\circ}C$                                           |      | 10   | 30   | μA         |
|             | Quiescent Current                                           | la                      | EN = VIN, no load, PFM                                                  |      | 36   | 80   | μA         |
| EN          | EN Logic High<br>Threshold                                  | V <sub>EN_H</sub>       |                                                                         | 1.05 | 1.1  | 1.15 | V          |
|             | EN Logic Low<br>Threshold                                   | V <sub>EN_L</sub>       |                                                                         | 0.96 | 1.0  | 1.05 | V          |
|             | Switching Frequency                                         | f <sub>SW</sub>         |                                                                         | 1.8  |      | 3    | MHz        |
|             | Switching Frequency<br>Accuracy                             | %f <sub>SW</sub>        |                                                                         | -15  |      | 15   | %          |
| D Ota       | Frequency Tolerance                                         | fsw                     | FSET pin tied to GND                                                    | 2    | 2.35 | 2.7  | MHz        |
| Power Stage | High Side MOSFET<br>RDS(ON)                                 | Rds(on)_Hs              | VIN = 5V                                                                |      | 28   | 45   | mΩ         |
|             | Low Side MOSFET<br>R <sub>DS(ON)</sub>                      | R <sub>DS(ON)</sub> _Ls | VIN = 5V                                                                |      | 10   | 18   | mΩ         |
|             | Discharge Resistance                                        | Rdischarge              |                                                                         | 20   | 35   | 60   | Ω          |
|             | Output Feedback<br>Reference                                | V <sub>REF</sub>        |                                                                         |      | 600  |      | mV         |
| FB          | Output Feedback<br>Reference Accuracy                       | %V <sub>REF</sub>       | TJ=25°C                                                                 | -1   |      | 1    | %          |
|             | Output Feedback<br>Reference Accuracy                       | %V <sub>REF</sub>       | 40°C ≤ TJ ≤ 125°C                                                       | -1.2 |      | 1.2  | %          |
|             | Soft-Start Time                                             | t <sub>ss</sub>         | SS open                                                                 | 70   | 150  | 300  | μs         |
| SS          | Soft-Start Current                                          | Iss                     |                                                                         | 8.5  | 10.5 | 12.5 | μA         |
|             | Soft-Start Discharge<br>Resistor                            | R <sub>DIS_SS</sub>     | EN = 0                                                                  | 0.7  | 1.1  | 1.5  | kΩ         |
|             | Synchronization Clock<br>High Level Pulse<br>Width (Note 4) | ton_min                 |                                                                         | 100  |      |      | ns         |
| MODE_SYNC   | Synchronization Clock<br>Low Level Pulse Width<br>(Note 4)  | toff_min                |                                                                         | 100  |      |      | ns         |
|             | Sync Frequency                                              |                         | SYNC Frequency ≥ 1.1× fosc                                              | 1.8  |      | 3    | MHz        |
|             | Logic High Threshold                                        | V <sub>H</sub>          |                                                                         | 1.2  |      |      | V          |
|             | Logic Low Threshold                                         | VL                      |                                                                         |      |      | 0.4  | V          |
| FSET        | Logic Low Threshold                                         | R <sub>FSET_L</sub>     | Resistance from FSET to<br>GND, internal frequency<br>(2.35MHz) is used | 0    |      | 2    | kΩ         |
|             | Logic High Threshold                                        | R <sub>FSET_H</sub>     | Internal frequency (2.35MHz) is used                                    | 250  |      |      | kΩ         |
|             | Falling (Fault) Voltage                                     | V <sub>PGTH_FF</sub>    | V <sub>FB</sub> as percent of V <sub>REF</sub>                          | 87   | 90   | 93   | $%V_{REF}$ |
| 50          | Rising (Good) Voltage                                       | V <sub>PGTH_RG</sub>    | V <sub>FB</sub> as percent of V <sub>REF</sub>                          | 92   | 95   | 98   | $%V_{REF}$ |
| PG          | Rising (Fault) Voltage                                      | V <sub>PGTH_RF</sub>    | V <sub>FB</sub> as percent of V <sub>REF</sub>                          | 107  | 110  | 113  | $%V_{REF}$ |
|             | Falling (Good) Voltage                                      | V <sub>PGTH_FG</sub>    | V <sub>FB</sub> as percent of V <sub>REF</sub>                          | 104  | 107  | 110  | $%V_{REF}$ |

Silergy Corp. Confidential- Prepared for Customer Use Only



| Thermal<br>Shutdown | Thermal Shutdown<br>Threshold    | T <sub>SD</sub>    |                                                | 150 | 165 | 180  | °C         |
|---------------------|----------------------------------|--------------------|------------------------------------------------|-----|-----|------|------------|
|                     | Thermal Shutdown<br>Hysteresis   | T <sub>SDHYS</sub> |                                                | 10  | 15  | 20   | °C         |
| Current Limit       | Peak Current Limit               | ILIMIT_P           |                                                | 7.2 | 9   | 10.8 | А          |
|                     | Valley Foldback<br>Current Limit |                    |                                                | 5.7 | 7.2 | 8.6  | А          |
|                     | Negative Valley<br>Current Limit |                    |                                                | 2   | 3   | 4    | А          |
| Short-Circuit       | Short-Circuit<br>Threshold       | V <sub>SCP</sub>   | $V_{\text{FB}}$ as percent of $V_{\text{REF}}$ | 20  | 30  | 40   | $%V_{REF}$ |
| Protection          | Short-Circuit<br>Response Time   | tscp               | VIN = 5V                                       | 5   | 10  | 20   | μs         |

**Note 1:** Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Note 2:**  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}C$  on Silergy 4-layer 6.5cm x 6.5cm FR-4 substrate PCB, 2oz copper.

**Note 3:** The device is not guaranteed for electrical parameters outside the test conditions listed in the Electrical Characteristics Table.

Note 4: Guaranteed by design. Not tested in production.



### **Typical Performance Characteristics**

 $(T_A = 25^{\circ}C, VIN = 5V, V_{OUT} = 1.1V, L = 0.22\mu H, C_{OUT} = 22\mu F \times 3, unless otherwise noted)$ 





Efficiency vs Output Current (V<sub>OUT</sub>=3.3V, Fs=2.35MHz, PFM, L=0.22µH (VCHA042A-R22MS6)) 100.00 95.00 90.00 Efficiency (%) 85.00 80.00 75.00 V<sub>IN</sub>=4.2V V<sub>IN</sub>=5V 70.00 0.0010 0.0100 0.1000 1.0000 Output Current (A)



Load Transient Response

































### **Detailed Description**

The SY2A23006 synchronous buck converter has built-in power MOSFETs, an input voltage range of 2.8V to 5.5V, a configurable output voltage from 0.6V to V<sub>IN</sub>, and a maximum load current capability of 6A. Under light load conditions, it can operate in either pulse width modulation (PWM) mode or pulse frequency modulation (PFM) mode. The soft-start time and 1.8MHz-3MHz switching frequency can be adjusted using external components. The SY2A23006 also provides power good indication, undervoltage lockout (UVLO), short-circuit protection, cycle-by-cycle current limit protection, and thermal shutdown.

#### FSET

The FSET pin can independently configure the following parameters:

- Switching frequency (1.8MHz to 3MHz, adjustable in PWM mode)
- Internal compensation of control loop (two settings available)
- Frequency Spread Spectrum (7.5k modulation frequency and ±5% modulation amplitude)

Connect the FSET pin to GND with a resistor to configure the switching frequency and the control loop compensation. The switching frequency, which the user can adjust during operation, must be selected to meet the minimum on-time (typical 85ns/maximum 125ns) and minimum off-time (typical 100ns/maximum 150ns), based on the input and output voltages. The compensation selection, which is sampled and latched at converter startup, must balance the values of output capacitance with dynamic performance requirements.

To reduce external components, the FSET pin can also be directly tied to VIN or GND to set a predefined switching frequency or compensation. The minimum parasitic capacitance on FSET is beneficial for switchingfrequency stability, which requires the resistor to be placed close to this pin. There is no internal pulldown resistor. Do not leave FSET floating.

| Compensation | R <sub>FS</sub>   | Switching<br>Frequency                                                            | Spread<br>Spectrum | gм   |  |  |  |  |
|--------------|-------------------|-----------------------------------------------------------------------------------|--------------------|------|--|--|--|--|
| Setting 1    | 6k-<br>10k        | $f_{osc} = \frac{18\text{MHz} \cdot k\Omega}{R_{FS}(k\Omega)}$                    | No                 | Low  |  |  |  |  |
| Setting 2    | 20k-<br>33k       | $f_{osc} = \frac{60 \text{MHz} \cdot \textbf{k}\Omega}{R_{FS}(\textbf{k}\Omega)}$ | Yes                | Low  |  |  |  |  |
| Setting 3    | 60k-<br>100k      | $f_{osc} = \frac{180 \text{MHz} \cdot k\Omega}{R_{FS}(k\Omega)}$                  | No                 | High |  |  |  |  |
| Setting 4    | Tied<br>to<br>GND | Fixed<br>2.35MHz                                                                  | No                 | Low  |  |  |  |  |
| Setting 5    | Tied<br>to VIN    | Fixed<br>2.35MHz                                                                  | Yes                | High |  |  |  |  |

#### Table 1. Compensation Settings

#### MODE\_SYNC

The MODE\_SYNC pin combines mode control and frequency synchronization. Under light load conditions, the SY2A23006 operates in PFM mode when the MODE\_SYNC pin is set low, and operates in forced PWM mode when the MODE\_SYNC pin is set high. If an external clock frequency is applied on the MODE\_SYNC pin, the switching frequency will be synchronized to the external clock frequency and the device will operate in forced PWM mode. The external frequency must be selected in the frequency range 1.8 MHz to 3MHz, and it must meet the specifications for the minimum on-time (85ns typical) and minimum off-time (100ns typical).

To ensure device performance and successful synchronization, the external clock frequency must be at least 1.1 times larger than the internal oscillator clock set by  $R_{FS}$ , as shown in the following formula:

$$f_{external\_clock} \ge 1.1 \times f_{osc}$$

Otherwise, the SY2A23006 will fail to synchronize with the external clock. Also, the external clock minimum on-time and minimum off-time must be greater than 100ns. When there is no resistor from FSET to GND, but the pin is pulled high or low, external synchronization is not possible.

#### **Enable and Power Sequencing**

The EN pin acts as the enable control input. The EN comparator has an accurate 1.1V rising threshold with 0.1V hysteresis. Pull EN high to enable the internal reference and the analog circuits. Soft-start is then activated, and the output voltage is ramped up. Pull EN low to turn off the device. To prevent power from cycling improperly due to disturbances on the EN pin, the device starts switching after a delay of approximately 250µs when EN is set high, and stops switching after a delay of about 3µs when EN is set low. Furthermore, the chip will stop switching when VIN voltage is above 7.1V (min 6.8V, max 7.4V) with 0.3V hysteresis voltage, even if the EN pin is high. See Figure 4.



#### SS

The SS/TR pin can be used as an external interface for the internal soft-start circuitry. SS is used to control the output voltage slope during startup to avoid excessive inrush current, prevent unwanted voltage drop from high impedance power sources, and ensure a controlled



output voltage rise time. The internal reference rises with a slope controlled by an external capacitor, which is connected from the SS pin to GND and charged with  $10.5\mu$ A by an internal current source. Leave the SS pin open for the fastest startup ramp (150µs typical). The capacitance required to set a given ramp time (t<sub>RAMP</sub>) can be determined using the following equation:

$$C_{ss} = 10.5 uA \cdot t_{ramp} (ms) / 1V$$

#### TR

The SS/TR pin can also be used as an input for tracking and sequencing, which allows the output voltage to follow the voltage applied at TR in both directions (up and down) in forced PWM mode. This requires the voltage applied at TR to be below the feedback voltage (0.6V). If the voltage on TR is above the feedback voltage, the internal reference is clamped to 0.6V and the output voltage no longer varies with TR pin voltage.

#### Power Good

The SY2A23006 provides an external PG pin for power good indication. PG is an open-drain output, which should be connected to VIN or another voltage source through a resistor (e.g.  $100k\Omega$ ).

When VIN voltage rises until the internal initial power is ready, the PG internal MOSFET is turned on so that PG is actively driven low. After soft-start is complete and the feedback voltage V<sub>FB</sub> rises above 95% of V<sub>REF</sub> (rising edge) and stays below 107% of V<sub>REF</sub> (falling edge), PG is set to high-impedance state after a delay time of 15µs (typical). When V<sub>FB</sub> drops to 90% of V<sub>REF</sub> (falling edge), or rises above 110% of V<sub>REF</sub> (rising edge), PG is driven low after a delay time of 35µs (typical). When EN is set low, PG is driven low after a delay time of 3µs (typical), whether V<sub>FB</sub> drops to 90% of V<sub>REF</sub> or not. See Figure 5.





### **Fault Protection Modes**

#### **Current Limit Protection**

The SY2A23006 features cycle-by-cycle current limit protection. When the peak current exceeds the limit threshold, the device will turn off the power switch for the remainder of the cycle. If the peak current limit is detected for three consecutive cycles, the valley current limit threshold will fold back to 80% of the original value. See Figure 6.



Figure 6. Cycle-by-Cycle Current Limit

#### Short-Circuit Protection

The SY2A23006 provides output short-circuit protection to prevent power MOSFET damage. When the output voltage drops below the short-circuit threshold, after the initial short-circuit blanking time  $t_{SCP}$ , the device will remain off for the hiccup time (7 × SS time) and then proceed through the soft-start  $t_{SS}$ . See Figure 7.



Figure 7. Short Circuit Protection

#### **Overtemperature Protection**

The SY2A23006 enters thermal shutdown when the junction temperature exceeds 165°C (typical). In this mode, the high side switch and low side switch are turned off. When the junction temperature falls below 150°C (typical), the buck will be re-enabled automatically. See Figure 8.



Figure 8. Overtemperature Protection

### Application Information

#### Feedback Resistor Divider RTOP and RBOT

Choose  $R_{TOP}$  and  $R_{BOT}$  to program the proper output voltage. Choose larger resistor values for both  $R_{TOP}$  and  $R_{BOT}$  to minimize the power consumption under light loads. Choose lower resistor values for a more robust design



and to suppress high frequency noise. A value between  $10k\Omega$  and  $100k\Omega$  is highly recommended for both resistors.

The output voltage can be configured using the following equation:



where  $V_{\text{FB}}$  has a value of 0.6V (typical).

#### **Output Inductor L**

Consider the following when choosing this inductor.

 Choose the inductance to provide the desired ripple current that is approximately 40% of the maximum output current. The recommended inductance is calculated as follows:

$$L = \frac{V_{OUT} \times (1 - V_{OUT} / V_{IN\_MAX})}{F_{S} \times I_{OUT\_MAX} \times 40\%}$$

where Fs is the switching frequency and  $\mathsf{I}_{\mathsf{OUT\_MAX}}$  is the maximum load current.

- 2) The SY2A23006 has high tolerance for ripple current amplitude variation. As a result, the final choice of inductance can vary slightly from the calculated value with no significant performance impact.
- 3) The inductor's saturation current rating must be greater than the peak inductor current under full load:

$$I_{SAT\_MIN} > I_{OUT\_MAX} + \frac{V_{OUT} \times (1 - V_{OUT} / V_{IN\_MAX})}{2F_{s} \times L}$$

4) The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency requirement. Choose an inductor with smaller DCR to achieve good overall efficiency.

#### Input Capacitor CIN

The ripple current through the input capacitor is calculated as follows:

$$I_{CIN\_RMS} = I_{OUT\_MAX} \times \sqrt{D \times (1 - D)}$$

The capacitance of input capacitor is calculated as follows:

$$C_{IN} = \frac{I_{OUT} \times V_{OUT} \times (V_{IN} - V_{OUT})}{\Delta V_{IN} \times F_s \times \eta \times V_{IN}^2}$$

where  $\Delta V_{IN}$  is maximum allowed input voltage ripple.

For reliable operation, place typical X7R or better grade ceramic capacitors close to the VIN and GND pins. Minimize the loop area formed by  $C_{IN}$  and the VIN/GND pins. For most applications, three 10µF ceramic capacitors are recommended, and a 1µF 0402 low ESR capacitor placed closest to the chip is highly recommended.

#### Output Capacitor Cout

Select the output capacitor C<sub>OUT</sub> to handle the output ripple requirements.

For applications where the design must meet stringent ripple requirements, the following considerations must be followed:

The output voltage ripple at the switching frequency is caused by the inductor current ripple ( $\Delta I_L$ ) on the output capacitor's ESR (ESR ripple), as well as the stored charge (capacitive ripple). When calculating total ripple, consider both.

$$V_{RIPPLE,ESR} = \Delta I_L \times ESR$$
$$V_{RIPPLE,CAP} = \frac{\Delta I_L}{8 \times C_{OUT} \times f_{SW}}$$

The measured capacitive ripple may be higher than the calculated value because the effective capacitance for ceramic capacitors decreases with the voltage across their terminals. The voltage derating is usually included as a chart in the capacitor datasheet, and the ripple can be recalculated after taking the target output voltage into account. The recommended minimum output capacitance values for typical applications are provided below, based on the Vout selected.

It is recommended to use X7R or better grade ceramic capacitors. The recommended output capacitance values and configuration depends on the FSET pin configuration resistance and output voltage. Recommended values can be found in the Recommended Values for Typical Applications paragraph



### Application Schematic (Vout = 1.1V, Fs = 2.35MHz)



### **BOM List**

| Reference Designator | Description          | Part Number        | Manufacturer |
|----------------------|----------------------|--------------------|--------------|
| C <sub>IN1</sub>     | E-cap 47µF, 10V      |                    | Panasonic    |
| CIN2, CIN3, CIN4     | Cap 10µF, 6.3V, 0603 | GCM188D70J106ME36D | Murata       |
| C <sub>IN5</sub>     | Cap 1µF, 10V, 0402   | GCM155C71A105KE38D | Murata       |
| Css                  | Cap 15nF, 50V, 0603  | GCM188L81H153KA37D | Murata       |
| Cff                  | Cap 47pF, 50V, 0603  | GCM1885G1H470FA16D | Murata       |
| Couts, Cout9, Cout10 | Cap 22µF, 6.3V, 1206 | GCM31CR70J226ME23L | Murata       |
| Rpg                  | Res 100kΩ, 0603      |                    | YAGEO        |
| Rfs                  | Res 7.5kΩ, 0603      |                    | YAGEO        |
| R <sub>H</sub>       | Res 39.2kΩ, 0603     |                    | YAGEO        |
| R∟                   | Res 47kΩ, 0603       |                    | YAGEO        |
| L                    | Inductor 0.22µH      | VCHA042A-R22MS6    | Cyntec       |
| U1                   | Silergy 6A Regulator |                    | Silergy      |
| Cout11               | NC                   |                    |              |

### **Recommended Component Values for Typical Applications**

| V <sub>OUT</sub> (V) | R <sub>H</sub> (kΩ) | R <sub>L</sub> (kΩ) | C <sub>FF</sub> (pF) | L (µH) | C <sub>OUT</sub> (g <sub>M</sub> is low) | C <sub>OUT</sub> (g <sub>M</sub> is high) |
|----------------------|---------------------|---------------------|----------------------|--------|------------------------------------------|-------------------------------------------|
| 0.6                  | 0                   | NC                  | NC                   | 0.22   | 22µF × 4, 6.3V, 1206, X7R                | 22µF × 5, 6.3V, 1206, X7R                 |
| 0.8                  | 10                  | 30                  | 47                   | 0.22   | 22µF × 4, 6.3V, 1206, X7R                | 22µF × 5, 6.3V, 1206, X7R                 |
| 0.9                  | 15                  | 30                  | 47                   | 0.22   | 22µF × 4, 6.3V, 1206, X7R                | 22µF × 5, 6.3V, 1206, X7R                 |
| 1                    | 20                  | 30                  | 47                   | 0.22   | 22µF × 4, 6.3V, 1206, X7R                | 22µF × 5, 6.3V, 1206, X7R                 |
| 1.1                  | 39.2                | 47                  | 47                   | 0.22   | 22µF × 3, 6.3V, 1206, X7R                | 22µF × 4, 6.3V, 1206, X7R                 |
| 1.2                  | 47                  | 47                  | 47                   | 0.22   | 22µF × 3, 6.3V, 1206, X7R                | 22µF × 4, 6.3V, 1206, X7R                 |
| 1.5                  | 30                  | 20                  | 47                   | 0.22   | 22µF × 3, 6.3V, 1206, X7R                | 22µF × 4, 6.3V, 1206, X7R                 |
| 1.8                  | 30                  | 15                  | 47                   | 0.22   | 22µF × 3, 6.3V, 1206, X7R                | 22µF × 4, 6.3V, 1206, X7R                 |
| 2.5                  | 47.5                | 15                  | 47                   | 0.22   | 22µF × 3, 6.3V, 1206, X7R                | 22µF × 4, 6.3V, 1206, X7R                 |
| 3.3                  | 88.7                | 19.6                | 47                   | 0.22   | 22µF × 3, 6.3V, 1206, X7R                | 22µF × 4, 6.3V, 1206, X7R                 |



### Layout Design

Follow these PCB layout guidelines for optimal performance:

- To achieve the best thermal and noise performance, maximize the PCB copper area connected to the GND pin. Using a separate layer as a ground plane is highly recommended.
- Place the input capacitors on the left side of the IC, as close as possible, between the VIN and GND pins. A 1 $\mu$ F 0402 low ESR capacitor C<sub>IN2</sub> placed near the IC is highly recommended. See Figure 9.
- Minimize the PCB copper area associated with the SW pin to reduce EMI.
- To reduce noise, place the feedback components R<sub>TOP</sub> and R<sub>BOT</sub> close to the IC and not adjacent to the SW net. The trace connecting to the FB pin must be as short as possible, and the GND of R<sub>BOT</sub> must not be adjacent to the GND of the VIN capacitor.



Figure 9. Layout Design Suggestion







Note: All dimensions are in millimeters and exclude mold flash and metal burr.



### **Tape and Reel Specification**

#### QFN2×3-9 Taping Orientation



Feeding direction —

#### **Carrier Tape and Reel Specification for Packages**



| Package Types | Tape Width<br>(mm) | Pocket<br>Pitch (mm) | Reel Size<br>(inch) | Trailer<br>Length (mm) | Leader<br>Length (mm) | Qty per Reel |
|---------------|--------------------|----------------------|---------------------|------------------------|-----------------------|--------------|
| QFN2×3-9      | 12                 | 8                    | 13"                 | 400                    | 400                   | 5000         |



## **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, however, not warrantied. Please make sure that you have the latest revision.

| Date         | Revision      | Change                                           | Pages changed |
|--------------|---------------|--------------------------------------------------|---------------|
| Mar.11, 2024 | Revision 1.0  | Initial Release                                  | -             |
| Apr.12, 2024 | Revision 1.0A | Language Improving (No change in specification). | -             |



#### **IMPORTANT NOTICE**

1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.

2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.

3. Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.

4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.

6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

#### © 2024 Silergy Corp.

All Rights Reserved.