<u>SILERGY</u> ### SY2A23002B # High-Efficiency, 5.5V, 2A Single Synchronous Buck Converter ### **General Description** The SY2A23002B high efficiency 2.35MHz synchronous buck converter operates over an input voltage range of 2.8V to 5.5V and can deliver an output current up to 2A. It integrates a top MOSFET and a bottom MOSFET with very low $R_{\text{DS}(\text{ON})}$ to minimize conduction loss. The 2.35MHz constant switching frequency reduces the required external inductor and capacitor values. The SY2A23002B uses a peak current mode control architecture. It operates in fixed frequency pulse width modulation (PWM) mode at medium to heavy loads, and in pulse frequency modulation (PFM) mode during light loads, thereby maintaining high efficiency over the entire load current range. It also provides cycle-by-cycle current limit protection, output short-circuit protection, and overtemperature protection. The SY2A23002B is available in a compact DFN2x2-8 package. ### **Key Features** - 2.8V to 5.5V Input Voltage Range - Up to 2A Output Current - External Adjustable Voltage with ±1.5% Reference Accuracy - 1µA Shutdown Current (Typical) - Fixed 2.35MHz Switching Frequency - 100% Duty-Cycle Capable - PFM Mode for High Efficiency at Light Load - Cycle-by-Cycle Current Limit Protection - Hiccup Mode Short-Circuit Protection - Power Good Indicator - Thermal Shutdown - Compact DFN2x2-8 Package - AEC-Q100 Qualified for Automotive Applications ### **Applications** - Automotive Infotainment and Cluster - Advanced Driver Assistance System (ADAS) - Automotive Display - Other Electronic Equipment ### **Typical Application** Figure 1. Schematic Diagram Figure 2. Efficiency vs Output Current # **Ordering Information** | Ordering<br>Part Number | Package Type | Top Mark | |-------------------------|------------------------------------------------|----------| | SY2A23002BDFD | DFN2x2-8<br>RoHS-Compliant and<br>Halogen-Free | FFYxyz | x = year code, y = week code, z = lot number code # Pinout (top view) # **Pin Description** | Pin No | Pin Name | Pin Description | |--------|----------|------------------------------------------------------------------------------------------------------| | 1 | PGND | Power ground. | | 2 | SW | Inductor pin. Connect this pin to the switching node of inductor. | | 3 | AGND | Analog ground. | | 4 | FB | Output voltage feedback pin. The output voltage reference is 0.6V. | | 5 | EN | Device enable pin. Logic high enable. There is no internal pulldown resistor; do not leave floating. | | 6 | PG | Power good pin. Open-drain output. A pullup resistor is required (100kΩ, for example). | | 7, 8 | VIN | Power input pin. Decouple this pin from the GND pin with at least a 10µF ceramic capacitor. | ### **Block Diagram** Figure 3. Functional Block Diagram # **Absolute Maximum Ratings** | Parameter (Note 1) | Min | Max | Unit | |--------------------------------------------|------|---------|------| | VIN | -0.3 | 6.5 | | | FB, EN, PG | -0.3 | VIN+0.3 | V | | Dynamic SW-to-GND Voltage in 20ns Duration | -3 | VIN+1.5 | | | Junction Temperature Range | -40 | 150 | | | Lead Temperature (Soldering, 10 sec.) | | 260 | °C | | Storage Temperature Range | -65 | 150 | | | ESD Susceptibility | | | | | HBM (Human Body Model) | | 2000 | \/ | | CDM (Charge Device Model) All Pins | | 500 | V | ### **Thermal Information** | Parameter (Note 2) | Тур | Unit | |---------------------------------------------------------------|------|------| | θ <sub>JA</sub> Junction-to-Ambient Thermal Resistance | 56.5 | | | θ <sub>JB</sub> Junction-to-Board Thermal Resistance | 19 | °C/W | | θ <sub>JC_TOP</sub> Junction-to-Case (Top) Thermal Resistance | 35.1 | C/VV | | Ψ <sub>J</sub> Junction-to-Top Characterization Parameter | 3.5 | | | P <sub>D</sub> Power Dissipation @ T <sub>A</sub> = 25°C | 2.2 | W | # **Recommended Operating Conditions** | Parameter (Note 3) | Min | Max | Unit | |----------------------|-----|-----|------| | VIN | 2.8 | 5.5 | V | | Ambient Temperature | -40 | 125 | °C | | Junction Temperature | -40 | 150 | °C | #### **Electrical Characteristics** (2.8V ≤ VIN ≤ 5.5V, -40°C ≤ T<sub>J</sub> ≤ 125°C. typical values at VIN = 5V and T<sub>J</sub> = 25°C, unless otherwise noted) | Parameter | | Symbol | Test Conditions | Min | Тур | Max | Unit | |-----------------------------|--------------------------------|------------------------|----------------------------------------------------------------------------------------------------------|------|------|------|-------------------| | | UVLO Rising Threshold | V <sub>UVLO_R</sub> | | 2.6 | 2.7 | 2.8 | V | | | UVLO Falling Threshold | Vuvlo_f | | 2.45 | 2.55 | 2.65 | V | | VIN | Shutdown Current A | I <sub>SDA</sub> | EN = 0V, T <sub>J</sub> = 25 °C | | 1 | 2 | μΑ | | | Shutdown Current B | I <sub>SDB</sub> | EN = 0V, T <sub>J</sub> = 125 °C | | 6 | 12 | μA | | | Quiescent Current | IQ | EN = logic high, no load | | 22 | 35 | μA | | - FNI | EN Logic High Threshold | V <sub>EN_H</sub> | | 1.2 | | | V | | EN | EN Logic Low Threshold | V <sub>EN_L</sub> | | | | 0.4 | V | | | Switching Frequency | f <sub>sw</sub> | | 2 | 2.35 | 2.7 | MHz | | Dower Stone | HS FET R <sub>DS(ON)</sub> | R <sub>DS(ON)_HS</sub> | | | 120 | | mΩ | | Power Stage | LS FET R <sub>DS(ON)</sub> | R <sub>DS(ON)_LS</sub> | | | 85 | | mΩ | | | Discharge Resistor | Rdischarge | | | 200 | | Ω | | FB& SS | Output Feedback<br>Reference | V <sub>REF</sub> | | 591 | 600 | 609 | mV | | | Soft-Start Time | t <sub>SS</sub> | | 0.1 | 0.2 | 0.5 | ms | | | Falling (Fault) Voltage | V <sub>PGTH_FF</sub> | $V_{FB}$ as percent of $V_{REF}$ | 80 | 85 | 90 | % | | | Rising (Good) Voltage | $V_{PGTH\_RG}$ | $V_{FB}$ as percent of $V_{REF}$ | 85 | 90 | 95 | % | | PG | Rising (Fault) Voltage | $V_{PGTH\_RF}$ | $V_{FB}$ as percent of $V_{REF}$ | 110 | 115 | 120 | % | | | Falling (Good) Voltage | $V_{PGTH\_FG}$ | $V_{FB}$ as percent of $V_{REF}$ | 105 | 110 | 115 | % | | | Delay Time | tpg_delay | | | 17 | | μs | | Thermal | Thermal Shutdown Threshold | T <sub>SD</sub> | | 150 | 165 | 180 | °C | | Shutdown | Thermal Shutdown Hysteresis | T <sub>SDHYS</sub> | | 10 | 15 | 20 | ۰C | | | Peak Current Limit | I <sub>LIMIT_P</sub> | | 2.8 | 3.5 | 4.2 | Α | | Current Limit | Valley Foldback Current Limit | ILIMIT_V | | 2 | 2.8 | 3.5 | А | | | Negative Valley Current Limit | ILIMIT_N | | 0.7 | 1.2 | 1.7 | А | | | Short-Circuit Threshold | V <sub>SCP</sub> | V <sub>FB</sub> as percent of V <sub>REF</sub> | 20 | 30 | 40 | %V <sub>REF</sub> | | Short-Circuit<br>Protection | Short-Circuit Response<br>Time | tscp | From V <sub>FB</sub> < V <sub>SCP</sub> to stop<br>switching;<br>No delay on the other side,<br>VIN = 5V | 5 | 10 | 20 | μs | **Note 1:** Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. **Note 2:** Package thermal resistances are measured in the natural convection at $T_A = 25^{\circ}C$ on a 6cm × 6cm two-layer Silergy Evaluation Board with 1oz copper. **Note 3:** The device is not guaranteed for electrical parameters outside the test conditions listed in the Electrical Characteristics Table. # **Typical Performance Characteristics** $(T_A = 25^{\circ}C, VIN = 5V, V_{OUT} = 1.8 V, L = 1\mu H, C_{OUT} = 20\mu F, unless otherwise noted)$ Time (10ms/div) # Shutdown from VEN $(V_{IN}=5V, V_{OUT}=1.8V, I_{OUT}=2A)$ Time (10ms/div) # Output Ripple (V<sub>IN</sub>=5V, V<sub>OUT</sub>=1.8V, I<sub>OUT</sub>=0A) Time (40ms/div) #### Time (400ns/div) # Output Short Circuit (V<sub>IN</sub>=5V, V<sub>OUT</sub>=1.8V, I<sub>OUT</sub>=0A) Output Short Circuit (V<sub>IN</sub>=5V, V<sub>OUT</sub>=1.8V, I<sub>OUT</sub>=2A) Time (2ms/div) ### **Detailed Description** #### **General Description** The SY2A23002B high efficiency 2.35MHz synchronous buck converter operates over an input voltage range of 2.8V to 5.5V and can deliver an output current up to 2A. It integrates a top MOSFET and a bottom MOSFET with very low $R_{\text{DS}(\text{ON})}$ to minimize conduction loss. The 2.35MHz constant switching frequency reduces the required external inductor and capacitor values. The SY2A23002B also provides cycle-by-cycle current limit protection, output short-circuit protection, and overtemperature protection. #### **Peak Current Mode Control** The SY2A23002B uses a fixed frequency peak current mode control architecture. The peak current through the high side MOSFET is added to the slope compensation ramp and fed into the positive input of the PWM comparator. The output voltage is also sensed through an external feedback resistor divider network and fed into the error amplifier negative input. The output of the error amplifier is fed into the negative input of the PWM comparator. At the start of any switching cycle, the oscillator sets the RS latch by using the switch logic block. This forces a high signal on the gate of the high side MOSFET, and the high side MOSFET turns on. When the voltage on the positive input of the PWM comparator exceeds the negative input, the RS latch is reset and the high side MOSFET turns off. #### **ON-OFF Sequence** The normal startup of the chip is determined by two factors: EN pin level is higher than the logic high level threshold and the VIN voltage is higher than the UVLO rising threshold value. After the EN pin level is set high, the voltage at the VIN pin determines whether the chip is turned on. Once the VIN voltage is higher than the UVLO rising threshold value, the internal reference voltage is enabled and the functional circuit begins operating. After a 300µs delay, the soft-start circuit begins operating and the SW node begins switching. After the fixed soft-start time, the output reaches the target value. Figure 4. VIN ON/OFF Sequence When the VIN pin voltage is higher than 2.7V (typical), the EN pin voltage determines whether the chip begins operating. When the EN pin voltage is above the logic high level threshold, the internal reference voltage is enabled and the device begins operating. After a 300µs delay, the soft-start circuit begins operating and the SW node begins switching. After the fixed soft-start time, the output reaches the target value. Figure 5. EN ON/OFF Sequence # Adaptive Frequency Foldback at Minimum T<sub>OFF</sub> Operation (Dropout) The SY2A23002B provides adaptive frequency reduction during large-duty-cycle operation when minimum $T_{\text{OFF}}$ is reached. Unlike conventional peak current control, this approach ensures the stability of the circuit during dropout operation. When VIN voltage drops below the configured $V_{\text{OUT}}$ voltage, the SY2A23002B will enter dropout mode, wherein its high side MOSFET will always be on. Normal operation resumes when VIN voltage exceeds the target $V_{\text{OUT}}$ level. #### **Power Good** The SY2A23002B provides an external PG pin for power good indication. PG remains low until the internal soft-start is complete. When the FB pin voltage is between VPGTH\_RG and VPGTH\_FG, the PG pin open-drain MOSFET turns off, and the output is pulled high by the external resistor connected to the source. In addition, when the FB pin voltage exceeds VPGTH\_FF and VPGTH\_RF, the open-drain MOSFET turns on and the PG pin is pulled low. A pullup resistor value of $2k\Omega$ to $100k\Omega$ connected to an external power source is recommended. Figure 6. Power Good Logic #### **Soft-Start** The SY2A23002B features soft-start to ensure moderate inrush current and reduce output overshoot. The soft-start circuit charges a capacitor with a fixed current to ramp up the reference voltage. The soft-start time is fixed by an internal capacitor. Table 1. Soft-Start | Parameter | Symbol | Test<br>Conditions | Min | Тур | Max | Unit | |-----------------------|--------------------|---------------------------------------|-----|-----|-----|------| | Soft-Start<br>Time | t <sub>SS</sub> | Output from<br>10% to 90% | | 0.2 | | ms | | Startup<br>Delay Time | t <sub>DELAY</sub> | Time from<br>EN high to<br>soft-start | | 300 | | μs | #### **Fault Protection Modes** The SY2A23002B provides integrated output short-circuit protection, output overcurrent protection, and thermal shutdown protection. **Table 2. Fault Protection Modes** | Protection | Threshold | Deglitch<br>Time | Operation | |-------------------------------------|---------------------------------|------------------|---------------------------------------------------------------------| | Thermal<br>Shutdown | Rising: 165°C<br>Falling: 150°C | - | Shutdown when temperature >165°C. Restart when temperature <150°C. | | Cycle-by-<br>Cycle<br>Current Limit | 3.5A | - | Peak limit = valley limit. Valley foldback to 80% after 3 cycles. | | Output SCP | $V_{FB}$ < 30% $V_{REF}$ | 10µs | Hiccup time = 3.5ms. | #### **Cycle-by-Cycle Current Limit Protection** The SY2A23002B features cycle-by-cycle current limit protection. The internal high side and low side MOSFET current sense signals and peak/valley current limit reference voltages are fed to the positive and negative ends of the current limiting comparator, respectively. When $V_{\text{FB}}$ exceeds $V_{\text{SCP}}$ and three consecutive peak current limits are detected, the valley current limiting reference will be reduced, thus avoiding minimum $T_{\text{ON}}$ operation and reducing the power dissipation. Figure 7. Cycle-by-Cycle Current Limit #### **Short-Circuit Protection** The SY2A23002B provides output short-circuit protection to prevent device damage. When the output is short-circuited and the FB voltage is lower than the short-circuit threshold voltage $V_{\text{SCP}}$ , the chip will turn off the high side and low side MOSFETs and enter hiccup mode until the fault is removed. Figure 8. Short-Circuit Protection #### **Overtemperature Protection** The SY2A23002B enters thermal shutdown when the junction temperature exceeds 165°C (typical). In this mode, the high side and low side MOSFETs are turned off. When the junction temperature falls below 150°C (typical), the buck converter will automatically restart. Figure 9. Overtemperature Protection ### **Application Information** The following sections provide information to help select the external components required to meet the targeted application specifications. #### Feedback Resistor Dividers R<sub>TOP</sub> and R<sub>BOT</sub> Choose $R_{\text{TOP}}$ and $R_{\text{BOT}}$ to program the proper output voltage. Choose large resistance values between $10k\Omega$ and $1M\Omega$ for both $R_{\text{TOP}}$ and $R_{\text{BOT}}$ to minimize power consumption under light loads. In order to achieve better load transient performance and phase margin, refer to the Typical Application section for recommended feedback resistor values. The output voltage can be configured using the following equation: $$V_{OUT} = \left(1 + \frac{R_{TOP}}{R_{BOT}}\right) \times V_{FB}$$ $$R_{BOT} \longrightarrow C_{FI}$$ $$R_{BOT} \longrightarrow C_{FI}$$ where V<sub>FB</sub> has a value of 0.6V (typical). #### **Output Inductor L** Consider the following when choosing this inductor: Choose the inductance to provide a ripple current that is approximately 40% of the maximum output current. The recommended inductance is calculated as: $$L = \frac{V_{OUT} (1 - V_{OUT} / V_{IN,MAX})}{f_S \times I_{OUT MAX} \times 0.4}$$ where $f_S$ is the switching frequency and $I_{\text{OUT,MAX}}$ is the maximum load current. The SY2A23002B has high tolerance for ripple current amplitude variation. As a result, the final choice of inductance can vary slightly from the calculated value with no significant performance impact. The inductor's saturation current rating must be greater than the peak inductor current under full load: $$I_{SAT\_MIN} > I_{OUT\_MAX} + \frac{V_{OUT} \left(1 - V_{OUT} / V_{IN,MAX}\right)}{2f_S \times L}$$ 3) The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency. Choose an inductor with smaller DCR to achieve good overall efficiency. #### Input Capacitor CIN Input filter capacitors are needed to reduce the ripple voltage on the input, to filter the switched current drawn from the input supply, and to reduce EMI. When selecting the input capacitor, be sure to select a voltage rating at least 20% greater than the maximum voltage of the input supply, and a temperature rating above the system requirements. X7R series ceramic capacitors are most often selected due to their surge current capability and high RMS current ratings over a wide temperature and voltage range. However, systems that are powered by a long inductive cable may be susceptible to significant inductive ringing at the input of the device. In these cases, consider adding some bulk capacitance like electrolytic, tantalum, or polymer type capacitors. Using a combination of bulk capacitors (to reduce input overshoot or ringing) in parallel with ceramic capacitors (to meet the RMS current requirements) is helpful in these cases. Consider the RMS current rating of the input capacitor, paralleling additional capacitors if required to meet the calculated RMS ripple current $$I_{CIN\ RMS} = I_{OUT} \times \sqrt{D \times (1 - D)}$$ The worst-case condition occurs at D = 0.5, then $$I_{CIN\_RMS,MAX} = \frac{I_{OUT}}{2}$$ For simplicity, choose an input capacitor with an RMS current rating greater than half of the maximum load current. The input capacitance value determines the input voltage ripple of the converter. If there is an input voltage ripple requirement in the system, choose an appropriate input capacitor that meets the specification. Given the very low ESR and ESL of ceramic capacitors, the input voltage ripple can be estimated as follows: $$V_{CIN\_RIPPLE,CAP} = \frac{I_{OUT}}{f_{SW} \times C_{IN}} \times D \times (1 - D)$$ The worst-case condition occurs at D = 0.5, then $$V_{CIN\_RIPPLE,CAP,MAX} = \frac{I_{OUT}}{4 \times f_{SW} \times C_{IN}}$$ The capacitance value is less important than the RMS current rating. In most applications, a single $10\mu F(0603)$ X7R capacitor is sufficient. Place the ceramic input capacitor as close to the device's VIN and GND pins as possible. #### Output Capacitor Cout Select the output capacitor $C_{\text{OUT}}$ to handle the output ripple requirements. Both steady-state ripple and transient requirements must be taken into consideration when selecting $C_{\text{OUT}}$ . It is recommended to use an X7R or better grade ceramic capacitor (refer to the Typical Application section for recommended capacitance values). For applications where the design must meet stringent ripple requirements, the following considerations must be followed: The output voltage ripple at the switching frequency is caused by the inductor current ripple ( $\Delta I_L$ ) on the output capacitor's ESR (ESR ripple), as well as the stored charge (capacitive ripple). When calculating total ripple, consider both. $$V_{RIPPLE,ESR} = \Delta I_L \times ESR$$ $$V_{RIPPLE,CAP} = \frac{\Delta I_L}{8 \times C_{OUT} \times f_{SW}}$$ The measured capacitive ripple may be higher than the theoretical value because the effective capacitance for ceramic capacitors decreases with the voltage across their terminals. The voltage derating is usually included as a chart in the capacitor datasheet, and the ripple can be recalculated after taking the target output voltage into account. Refer to Table 3 and Table 4 for the recommended capacitor values for different design parameters. ### **Application Schematic** (V<sub>OUT</sub> = 1.8V) ### **BOM List** | Reference Designator | Description | Part Number | Manufacturer | |------------------------------------------------------------------------------|---------------------------------|--------------------|--------------| | C <sub>IN1</sub> | 47μF/50V Electrolytic Capacitor | | | | C <sub>IN2</sub> , C <sub>OUT1</sub> , C <sub>OUT2</sub> 10µF/6.3V/X7T, 0603 | | GCM188D70J106ME36D | muRata | | L | L 1µH/inductor,3.2A | | muRata | | $C_{FF}$ | 47pF/50V/C0G, 0603 | | | | R <sub>H</sub> | 100kΩ, 1%, 0603 | | | | $R_L$ | 49.9kΩ, 1%, 0603 | | | | $R_{PG}$ | 100kΩ, 1%, 0603 | | | | Renh | 10kΩ, 1%, 0603 | | | | R <sub>ENL</sub> | 1MΩ, 1%, 0603 | | | # **Recommended Component Values for Typical Applications** Table 3. Setting the Output Voltage (C<sub>OUT</sub>≥ 20μF, V<sub>OUT</sub>≥ 0.6V) | V <sub>OUT</sub> (V) | R <sub>H</sub> (kΩ) | $R_L(k\Omega)$ | C <sub>FF</sub> (pF) | L/Part Number | Соит | |----------------------|---------------------|----------------|----------------------|------------------------|------------------------| | 0.6 | 0 | NC | NC | 1.0µH/DFE252012PD-1R0M | 10μF*3/6.3V, 0603, X7T | | 0.8 | 10 | 30 | 47 | 1.0µH/DFE252012PD-1R0M | 10μF*2/6.3V, 0603, X7T | | 0.9 | 15 | 30 | 47 | 1.0µH/DFE252012PD-1R0M | 10μF*2/6.3V, 0603, X7T | | 1.0 | 20 | 30 | 47 | 1.0µH/DFE252012PD-1R0M | 10μF*2/6.3V, 0603, X7T | | 1.1 | 20 | 24 | 68 | 1.0µH/DFE252012PD-1R0M | 10μF*2/6.3V, 0603, X7T | | 1.2 | 51 | 51 | 47 | 1.0µH/DFE252012PD-1R0M | 10μF*2/6.3V, 0603, X7T | | 1.5 | 30 | 20 | 47 | 1.0µH/DFE252012PD-1R0M | 10μF*2/6.3V, 0603, X7T | | 1.8 | 100 | 49.9 | 47 | 1.0µH/DFE252012PD-1R0M | 10μF*2/6.3V, 0603, X7T | | 2.5 | 105 | 33 | 47 | 1.0µH/DFE252012PD-1R0M | 10μF*2/6.3V, 0603, X7T | | 3.3 | 100 | 22.1 | 47 | 1.0µH/DFE252012PD-1R0M | 10μF*2/6.3V, 0603, X7T | Table 4. Setting the Output Voltage (C<sub>OUT</sub> = 10μF, V<sub>OUT</sub> ≥ 1.2V) | V <sub>OUT</sub> (V) | R <sub>H</sub> (kΩ) | $R_L(k\Omega)$ | C <sub>FF</sub> (pF) | L/Part Number | Соит | |----------------------|---------------------|----------------|----------------------|------------------------|----------------------| | 1.2 | 10 | 10 | 22 | 1.0µH/DFE252012PD-1R0M | 10μF/6.3V, 0603, X7T | | 1.5 | 30 | 20 | 22 | 1.0µH/DFE252012PD-1R0M | 10μF/6.3V, 0603, X7T | | 1.8 | 30 | 15 | 22 | 1.0µH/DFE252012PD-1R0M | 10μF/6.3V, 0603, X7T | | 2.5 | 47.5 | 15 | 22 | 1.0µH/DFE252012PD-1R0M | 10μF/6.3V, 0603, X7T | | 3.3 | 100 | 22.1 | 10 | 1.0µH/DFE252012PD-1R0M | 10μF/6.3V, 0603, X7T | ### **Layout Design** Follow these PCB layout guidelines for optimal performance and thermal dissipation: - Input Capacitors: Place the input capacitors as close as possible to the VIN and GND pins, minimizing the loop formed by these connections. The input capacitor should be connected to the VIN and GND pins using a wide copper area. - Output Capacitors: Connect the C<sub>OUT</sub> negative terminal to the GND pin using wide copper traces instead of vias, in order to achieve better accuracy and stability of the output voltage. - Feedback Network: Place the feedback components (R<sub>H</sub>, R<sub>L</sub>, and C<sub>FF</sub>) as close to the FB pin as possible. Avoid routing the feedback line near SW or other high frequency signals as it is noise-sensitive. Use a Kelvin connection to connect with C<sub>OUT</sub> rather than the inductor output terminal. - **SW Connection:** Keep the SW area small to prevent excessive EMI, while providing a wide copper trace to minimize parasitic resistance and inductance. - EN Signal: It is not recommended to connect the EN pin directly to VIN. A resistor in the range of 1kΩ to 1MΩ should be used if EN pin is pulled high to VIN voltage. - GND Vias: Place an adequate number of vias on the GND layer around the device for better thermal performance. The exposed GND pad should be connected to a copper area larger than the GND pad. Place multiple GND vias for heat dissipation. - PCB Board: To achieve the best thermal and noise performance, maximize the PCB copper area connecting to the GND pin. A ground plane is highly recommended if possible. Connect the ground pad to a large copper area to enhance thermal performance. Figure 10. PCB Layout Suggestion # **DFN2×2-8 Package Outline Drawing** **Top View** **Side View** Note: All dimensions are in millimeters and exclude mold flash and metal burr. # **Tape and Reel Specification** ### **DFN2×2 Taping Orientation** ### **Carrier Tape and Reel Specification for Packages** | Package Types | Tape Width (mm) | Pocket Pitch<br>(mm) | Reel Size<br>(Inch) | Trailer *<br>Length (mm) | Leader *<br>Length (mm) | Qty per Reel<br>(pcs) | |---------------|-----------------|----------------------|---------------------|--------------------------|-------------------------|-----------------------| | DFN2×2-8 | 8 | 4 | 7" | 280 | 160 | 3000 | # **Revision History** The revision history provided is for informational purpose only and is believed to be accurate, however, not warranted. Please make sure that you have the latest revision. | Date | Revision | Change | Pages changed | |---------------|--------------|-----------------|---------------| | Mar. 21, 2024 | Revision 1.0 | Initial Release | - | #### **IMPORTANT NOTICE** - 1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale. - 2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product. - 3. **Limited warranty and liability.** Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy. - 4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. - 5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer. - 6. **No offer to sell or license**. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy. For more information, please visit: www.silergy.com © 2024 Silergy Corp. All Rights Reserved.