

# SA23003C High-Efficiency, 5.5V, 3A, Single Synchronous Buck Converter

## **General Description**

The SA23003C high efficiency 2.35MHz synchronous buck converter operates over an input voltage range of 2.8V to 5.5V and can deliver an output current up to 3A. It integrates a top MOSFET and a bottom MOSFET with very low  $R_{DS(ON)}$  to minimize conduction loss. The 2.35MHz constant switching frequency reduces the required external inductor and capacitor values.

The SA23003C uses a peak current mode control architecture. It operates in fixed frequency pulse width modulation (PWM) mode at light to heavy loads, thereby maintaining small output voltage ripple over the entire load current range. It also provides cycle-by-cycle current limit protection, output short-circuit protection, and overtemperature protection.

The SA23003C is available in a compact DFN1.4mmx1.8mm-6 pin package.

### **Key Features**

- 2.8V to 5.5V Input Voltage Range
- Up to 3A Output Current
- External Adjustable Voltage with ±1.5% Reference Accuracy
- 1µA Shutdown Current (Typical)
- Fixed 2.35MHz Switching Frequency
- Fixed Frequency PWM Operating Mode
- 100% Duty-Cycle Capable
- Cycle-by-Cycle Current Limit Protection
- Hiccup Mode Short-Circuit Protection
- Power Good Indicator
- Thermal Shutdown
- Compact DFN1.4×1.8-6 Package
- Automotive AEC-Q100 Grade 1 Certified

### Applications

- Automotive Infotainment and Cluster
- ADAS
- Automotive Display
- Other Electronic Equipment



Figure 1. Schematic Diagram



Figure 2. Efficiency vs Load Current

1



### **Ordering Information**

| Ordering<br>Part Number | Package Type                                        | Top<br>Mark   |
|-------------------------|-----------------------------------------------------|---------------|
| SA23003CTWD             | DFN1.4×1.8-6<br>RoHS-Compliant and Halogen-<br>Free | 9m <i>xyz</i> |

x = year code, y = week code, z = lot number code

### Pinout (top view)



(DFN1.4×1.8-6)

### **Pin Description**

| Pin No | Pin Name | Pin Description                                                                                      |
|--------|----------|------------------------------------------------------------------------------------------------------|
| 1      | EN       | Device enable pin, logic-high enable. There is no internal pulldown resistor. Do not leave floating. |
| 2      | GND      | Ground                                                                                               |
| 3      | SW       | Inductor pin. Connect this pin to the switching node of inductor.                                    |
| 4      | VIN      | Power input pin. Decouple this pin from the GND pin with at least a $10\mu F$ ceramic capacitor.     |
| 5      | PG       | Power good pin. Open-drain output. A pullup resistor is required (100k $\Omega$ , for example).      |
| 6      | FB       | Output voltage feedback pin. The output voltage reference is 0.6V.                                   |

### **Block Diagram**



Figure 3. Functional Block Diagram



# **Absolute Maximum Ratings**

| Parameter (Note 1)                         | Min  | Max       | Unit |
|--------------------------------------------|------|-----------|------|
| VIN                                        | -0.3 | 6.5       |      |
| FB, EN, PG                                 | -0.3 | VIN + 0.3 | V    |
| Dynamic SW to GND Voltage in 20ns Duration | -3   | VIN + 1.5 |      |
| Junction Temperature, Operating            | -40  | 150       |      |
| Lead Temperature (Soldering, 10s)          |      | 260       | °C   |
| Storage Temperature                        | -65  | 150       |      |
| ESD Susceptibility                         |      |           |      |
| HBM (Human Body Model)                     |      | 2000      | V    |
| CDM (Charge Device Model) All Pins         |      | 500       | V    |

## **Thermal Information**

| Parameter (Note 2)                                          | Тур | Unit  |
|-------------------------------------------------------------|-----|-------|
| θ <sub>JA</sub> Junction-to-Ambient Thermal Resistance      | 125 |       |
| $\theta_{JB}$ Junction-to-Board Thermal Resistance          | 69  | °C/W  |
| θ <sub>JC_TOP</sub> Junction-to-Case Top Thermal Resistance | 29  | C/vv  |
| Ψ <sub>JT</sub> Junction-to-Top Characterization Parameter  | 4   |       |
| Parameter (Note 3)                                          | Тур | Unit  |
| θ <sub>JA</sub> Junction-to-Ambient Thermal Resistance      | 60  |       |
| θ <sub>JB</sub> Junction-to-Board Thermal Resistance        | 31  | _∘c/w |
| θ <sub>JC_TOP</sub> Junction-to-Case Top Thermal Resistance | 29  | 0/00  |
| Ψ <sub>JT</sub> Junction-to-Top Characterization Parameter  | 3   |       |
| $P_D$ Power Dissipation @ $T_A = 25^{\circ}C$               | 2.1 | W     |

# **Recommended Operating Conditions**

| Parameter            | Min | Max | Unit |
|----------------------|-----|-----|------|
| VIN                  | 2.8 | 5.5 | V    |
| Ambient Temperature  | -40 | 125 | °C   |
| Junction Temperature | -40 | 150 | C    |



## **Electrical Characteristics**

 $(2.8V \le V_{IN} \le 5.5V, -40^{\circ}C \le T_{J} \le 125^{\circ}C$ . typical values at  $V_{IN} = 5V$  and  $T_{J} = 25^{\circ}C$ , unless otherwise noted)

| Parameter     |                                  | Symbol                 | Test Conditions                                                                           | Min  | Тур  | Max  | Unit |  |
|---------------|----------------------------------|------------------------|-------------------------------------------------------------------------------------------|------|------|------|------|--|
|               | UVLO Rising Threshold            | VUVLO_R                |                                                                                           | 2.6  | 2.7  | 2.8  | V    |  |
| VIN           | UVLO Falling Threshold           | VUVLO_F                |                                                                                           | 2.45 | 2.55 | 2.65 | v    |  |
| VIN           | Shutdown Current A               | ISDA                   | $EN = 0V, T_J = 25^{\circ}C$                                                              |      | 1    | 2    | μA   |  |
|               | Shutdown Current B               | ISDB                   | EN = 0V, T <sub>J</sub> = 125°C                                                           |      | 6    | 12   | μΑ   |  |
| EN            | EN Logic High Threshold          | V <sub>EN_H</sub>      |                                                                                           | 1.2  |      |      | V    |  |
| EIN           | EN Logic Low Threshold           | V <sub>EN_L</sub>      |                                                                                           |      |      | 0.4  | v    |  |
|               | Switching Frequency              | fsw                    |                                                                                           | 2    | 2.35 | 2.7  | MHz  |  |
| Dawar Chara   | HS FET RDS(ON)                   | R <sub>DS(ON)_HS</sub> | VIN = 5V                                                                                  |      | 83   |      |      |  |
| Power Stage   | LS FET R <sub>DS(ON)</sub>       | R <sub>DS(ON)_LS</sub> | VIN = 5V                                                                                  |      | 43   |      | mΩ   |  |
|               | Discharge Resistor               | RDISCHARGE             |                                                                                           |      | 200  |      | Ω    |  |
| Feedback and  | Output Feedback<br>Reference     | V <sub>REF</sub>       |                                                                                           | 591  | 600  | 609  | mV   |  |
| Soft-Start    | Soft-Start Time                  | t <sub>ss</sub>        | Output from 10% to 90%                                                                    | 0.2  | 0.4  | 1    | ms   |  |
|               | Falling (Fault) Voltage          | Vpgth_ff               | VFB as percent of VREF                                                                    | 80   | 85   | 90   | %    |  |
|               | Rising (Good) Voltage            | Vpgth_rg               | VFB as percent of VREF                                                                    | 85   | 90   | 95   | %    |  |
| Power Good    | Rising (Fault) Voltage           | Vpgth_rf               | VFB as percent of VREF                                                                    | 110  | 115  | 120  | %    |  |
|               | Falling (Good) Voltage           | V <sub>PGTH_FG</sub>   | V <sub>FB</sub> as percent of V <sub>REF</sub>                                            | 105  | 110  | 115  | %    |  |
|               | Delay Time                       | t <sub>PG_DELAY</sub>  |                                                                                           |      | 17   |      | μs   |  |
| Thermal       | Thermal Shutdown<br>Threshold    | T <sub>SD</sub>        |                                                                                           | 150  | 165  | 180  | °C   |  |
| Shutdown      | Thermal Shutdown<br>Hysteresis   | TSDHYS                 |                                                                                           | 10   | 15   | 20   | C    |  |
|               | Peak Current Limit               | ILIMIT_P               |                                                                                           | 4.0  | 5.0  | 6.0  |      |  |
| Current Limit | Valley Foldback Current<br>Limit | I <sub>LIMIT_V</sub>   |                                                                                           | 2.3  | 3.5  | 4.5  | А    |  |
|               | Negative Valley Current<br>Limit | ILIMIT_N               |                                                                                           | 1    | 1.6  | 2.2  |      |  |
| Short-Circuit | Short-Circuit Threshold          | VSCP                   | VFB as percent of VREF                                                                    | 20   | 30   | 40   | %    |  |
| Protection    | Short-Circuit Response<br>Time   | t <sub>SCP</sub>       | From $V_{FB} < V_{SCP}$ to stop switching.<br>No delay on the other side, $V_{IN} = 5V$ . | 5    | 10   | 20   | μs   |  |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Note 2**: The parameters are measured in the natural convection at  $T_A = 25^{\circ}C$ . Device mounted on 4-layer test board of JESD51-7 thermal measurement standard.

**Note 3**: The parameters are measured in the natural convection at  $T_A = 25^{\circ}$ C. Device mounted on Silergy 4-layer, 6" x 6" FR-4 substrate PCB, 1oz copper, with minimum recommended pad on top layer and thermal vias to bottom layer ground plane.

**Note 4:** The device is not guaranteed to function outside its operating conditions.



# **Typical Performance Characteristics**

(T<sub>A</sub> = 25°C, VIN = 5V, V<sub>OUT</sub> =1.8V, L = 0.47 $\mu$ H, C<sub>OUT</sub> = 22 $\mu$ F, unless otherwise noted)







Load Transient Response (V<sub>IN</sub>=5V,Vout=1.8V,I<sub>OUT</sub>=0.3~3A)









# SA23003C





Time (10ms/div)





Time (2ms/div)

2







# SA23003C











### **Detailed Description**

#### **General Description**

The SA23003C high efficiency 2.35MHz synchronous buck converter operates over an input voltage range of 2.8V to 5.5V and can deliver an output current up to 3A. It integrates a top MOSFET and a bottom MOSFET with very low  $R_{DS(ON)}$  to minimize conduction loss. The 2.35MHz constant switching frequency reduces the required external inductor and capacitor values.

The SA23003C also provides cycle-by-cycle current limit protection, output short-circuit protection, and overtemperature protection.

#### **Peak Current Mode Control**

The SA23003C uses a fixed frequency peak current mode control architecture. The peak current through the highside (HS) MOSFET is added to the slope compensation ramp and fed into the positive input of the PWM comparator. The output voltage is also sensed through an external feedback resistor divider network and fed into the error amplifier negative input. The output of the error amplifier is fed into the negative input of the PWM comparator. At the start of any switching cycle, the oscillator sets the RS latch by using the switch logic block. This forces a high signal on the gate of the high side MOSFET, turning it on. When the voltage on the positive input of the PWM comparator exceeds the negative input, the RS latch is reset and the high side MOSFET turns off and after a short time the low-side (LS) MOSFET turns on.

#### **ON-OFF Sequence**

The normal startup of the chip is determined by two factors. First, the EN pin level must exceed the logic high level threshold. Second, the voltage present at VIN pin must exceed the UVLO rising threshold. After the EN pin level is set high, whether the chip is turned on is determined by the voltage of the VIN pin. When both conditions are met, the internal reference voltage starts ramping and the device starts operating. After a 300µs delay, the soft-start circuit is enabled and the SW node begins switching. After a fixed soft-start time tss (0.4 ms typ.), the output reaches the target value.



Figure 4. VIN ON/OFF Sequence

When the VIN pin voltage is higher than 2.7V (typical), the EN pin voltage determines whether the chip begins operating. Once the EN pin voltage is above the logic high level, the internal reference voltage begins to build and the functional circuit begins operating. After a 300µs delay, the soft-start circuit begins operating and the SW node begins switching. After a fixed soft-start time, the output reaches the target value.

SA23003C



Figure 5. EN ON/OFF Sequence

#### Adaptive Frequency Foldback at Minimum T<sub>OFF</sub> Operation (Dropout)

The SA23003C provides adaptive frequency reduction during large-duty-cycle operation when minimum  $T_{OFF}$  is reached. Unlike conventional peak current control, this approach ensures the stability of the circuit during dropout operation. When  $V_{IN}$  drops below the configured  $V_{OUT}$  voltage, the SA23003C will enter dropout mode, wherein its high side MOSFET will always be on. Normal operation resumes when  $V_{IN}$  exceeds the target  $V_{OUT}$  level.

#### **Power Good**

The SA23003C provides an open-drain output controlled by a window comparator for power good indication. The PG pin is driven low until the internal soft-start is complete. When the FB pin voltage raises above V<sub>PGTH\_RG</sub> and stays above V<sub>PGTH\_FG</sub>, the PG pin is high-impedance, and the output is pulled high by the external resistor connected to a voltage source. In addition, when the FB pin voltage exceeds V<sub>PGTH\_FF</sub> and stays above V<sub>PGTH\_RF</sub>, the opendrain MOSFET turns on and the PG pin is pulled low.

A pullup resistor value of  $2k\Omega$  to  $100k\Omega$  is recommended for the power source.



Figure 6. Power Good Logic



# SA23003C

This pin can be connected to GND or left unconnected if not used. .

#### Soft-Start

The SA23003C features soft-start to ensure moderate inrush current and reduce output overshoot. The soft-start circuit charges a capacitor with a fixed current to ramp up the reference voltage. The soft-start time is fixed by an internal capacitor.

#### Table 1. Soft-Start

| Parameter             | Symbol             | Test<br>Conditions                    | Min | Тур | Max | Unit |
|-----------------------|--------------------|---------------------------------------|-----|-----|-----|------|
| Soft-Start<br>Time    | t <sub>ss</sub>    | Output from 10% to 90%                |     | 0.4 |     | ms   |
| Startup<br>Delay Time | t <sub>DELAY</sub> | Time from<br>EN high to<br>soft-start |     | 300 |     | μs   |

### **Fault Protection Modes**

The SA23003C provides integrated output short-circuit protection, output overcurrent protection, and thermal shutdown protection.

| Protection                      | Threshold                       | Deglitch<br>Time | Operation                                                                 |
|---------------------------------|---------------------------------|------------------|---------------------------------------------------------------------------|
| Thermal<br>Shutdown             | Rising: 165°C<br>Falling: 150°C | -                | Shutdown when<br>temperature > 165°C<br>Restart when<br>temperature<150°C |
| Cycle-by-Cycle<br>Current Limit | 5A                              |                  | Peak limit = valley limit.<br>Valley Foldback to 70%<br>after 3 cycles.   |
| Output SCP                      | $V_{FB}$ <30% $V_{REF}$         | 10µs             | Hiccup time 5.5ms.                                                        |

#### Table 2. Fault Protection Modes

### Cycle-by-Cycle Current Limit Protection

The SA23003C features cycle-by-cycle current limit protection. The internal high side and low side MOSFET current sense signals and peak/valley current limit reference voltages are fed to the positive and negative inputs of the current limiting comparator, respectively. When  $V_{FB}$  exceeds  $V_{SCP}$  and peak current limits are detected for three consecutive cycles, the valley current limit reference will be reduced, thus avoiding minimum  $T_{ON}$  operation and reducing the heat dissipation.



Figure 7. Cycle-by-Cycle Current Limit

#### **Short-Circuit Protection**

The SA23003C provides output short-circuit protection to prevent power MOSFETs damage. When the output voltage is short-circuited and the FB voltage is lower than the short-circuit threshold voltage  $V_{SCP}$ , the chip will turn off the high side and low side MOSFETs and enter hiccup mode until the fault is removed.



Figure 8. Short-Circuit Protection

#### **Overtemperature Protection**

The SA23003C enters thermal shutdown when the junction temperature exceeds  $165^{\circ}$ C (typical). In this mode, both MOSFETs are turned off. When the junction temperature falls below  $150^{\circ}$ C (typical), the buck converter will automatically restart and initiate a soft-start.



Figure 9. Overtemperature Protection





### **Application Information**

The following paragraphs provide information on the selection of the external components needed to meet the targeted application specifications.

#### Feedback Resistor Dividers R<sub>TOP</sub> and R<sub>BOT</sub>

Choose  $R_{TOP}$  and  $R_{BOT}$  to program the proper output voltage. Choose resistance values between  $10k\Omega$  and  $1M\Omega$  for both  $R_{TOP}$  and  $R_{BOT}$  to minimize power consumption under light loads. In order to achieve better load transient performance and phase margin, refer to the Typical Application section for recommended feedback resistor values.

The output voltage can be configured using the following equation:



where  $V_{FB}$  has a value of 0.6V (typical).

#### **Output Inductor L**

Consider the following when choosing this inductor:

 Choose the inductance to provide a ripple current that is approximately 40% of the maximum output current. The recommended inductance is calculated as:

$$L = \frac{V_{OUT} (1 - V_{OUT} / V_{IN,MAX})}{f_S \times I_{OUT,MAX} \times 0.4}$$

where  $f_s$  is the switching frequency and  $I_{OUT,MAX}$  is the maximum load current.

The SA23003C has high tolerance for ripple current amplitude variation. As a result, the final choice of inductance can vary slightly from the calculated value with no significant performance impact.

2) The inductor's saturation current rating must be greater than the peak inductor current under full load:

$$I_{SAT\_MIN} > I_{OUT\_MAX} + \frac{V_{OUT} \left(1 - V_{OUT} / V_{IN,MAX}\right)}{2f_S \times L}$$

3) The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency. Choose an inductor with smaller DCR to achieve a good overall efficiency.

#### Input Capacitor C<sub>IN</sub>

Input filter capacitors are needed to reduce the ripple voltage on the input, to filter the switched current drawn from the input supply, and to reduce EMI. When selecting the input capacitor, be sure to select a voltage rating at least 20% greater than the maximum voltage of the input supply, and a temperature rating above the system requirements. X7R series ceramic capacitors are most often selected due to their surge current capability and high RMS current ratings over a wide temperature and voltage range. Systems that are powered by a wall adapter or a long inductive cable may be susceptible to significant inductive ringing at the input of the device. In these cases, consider adding some bulk capacitance like electrolytic, tantalum, or polymer type capacitors. Using a combination of bulk capacitors (to reduce input overshoot or ringing) in parallel with ceramic capacitors (to meet the RMS current requirements) is helpful in these cases.

Consider the RMS current rating of the input capacitor, paralleling additional capacitors if required to meet the calculated RMS ripple current

$$I_{CIN_RMS} = I_{OUT} \times \sqrt{D \times (1-D)}$$

The worst-case condition occurs at D = 0.5, then

$$I_{CIN\_RMS,MAX} = \frac{I_{OUT}}{2}$$

For simplicity, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitance value determines the input voltage ripple of the converter. If there is an input voltage ripple requirement in the system, choose an appropriate input capacitor that meets the specification. Given the very low ESR and ESL of ceramic capacitors, the input voltage ripple can be estimated as follows:

$$V_{CIN\_RIPPLE,CAP} = \frac{I_{OUT}}{f_{SW} \times C_{IN}} \times D \times (1 - D)$$

The worst-case condition occurs at D = 0.5, then

$$V_{CIN\_RIPPLE,CAP,MAX} = \frac{I_{OUT}}{4 \times f_{SW} \times C_{IN}}$$

The capacitance value is less important than the RMS current rating. In most applications, a single  $10\mu F(0603)$  X7R capacitor is sufficient. Place the ceramic input capacitor as close to the device's VIN and GND pins as possible.

#### **Output Capacitor COUT**

Select the output capacitor  $C_{OUT}$  to handle the output ripple requirements. Both steady-state ripple and transient requirements must be taken into consideration when selecting  $C_{OUT}$ . It is recommended to use an X7R or better grade ceramic capacitor (refer to the Typical





Application section for recommended capacitance values).

For applications where the design must meet stringent ripple requirements, the following considerations must be followed:

The output voltage ripple at the switching frequency is caused by the inductor current ripple ( $\Delta I_L$ ) on the output capacitor's ESR (ESR ripple), as well as the stored charge (capacitive ripple). When calculating total ripple, consider both.

$$V_{RIPPLE,ESR} = \Delta I_L \times ESR$$
$$V_{RIPPLE,CAP} = \frac{\Delta I_L}{8 \times C_{OUT} \times f_{SW}}$$

The measured capacitive ripple may be higher than the calculated value because the effective capacitance for ceramic capacitors decreases with the voltage across their terminals. The voltage derating is usually included as a chart in the capacitor datasheet, and the ripple can be recalculated after taking the target output voltage into account. The recommended minimum output capacitance values for typical applications are provided below, based on the Vout selected.

#### Feedforward Capacitor C<sub>FF</sub>

The device integrates the compensation components to achieve good stability and fast transient responses. In applications with high load steps, adding a ceramic capacitor (feedforward capacitor  $C_{FF}$ ) in parallel with  $R_H$  may help speed up the load transient response. A value between 22 pF and 47 pF is recommended for most applications.

Refer to the Typical Application section for the recommended values.





# Application Schematic (Vout = 1.8V)



### **BOM List**

| Reference Designator | Description                     | Part Number         | Manufacturer |
|----------------------|---------------------------------|---------------------|--------------|
| CIN1                 | 47µF/50V Electrolytic Capacitor |                     |              |
| CIN2                 | 10µF/6.3V/X7T, 0603             | GCM188D70J106ME36D  | muRata       |
| Cout1                | 22µF/6.3V/X7T, 0603             | GRM188D70J226ME01D  | muRata       |
| L                    | 0.47µH/inductor, 5.2A           | DFE252012PD-R47M=P2 | muRata       |
| Cff                  | 22pF/50V/C0G, 0603              |                     |              |
| RH                   | 200kΩ, 1%, 0603                 |                     |              |
| R∟                   | 100kΩ, 1%, 0603                 |                     |              |
| R <sub>PG</sub>      | 100kΩ, 1%, 0603                 |                     |              |
| R <sub>ENH</sub>     | 10kΩ, 1%, 0603                  |                     |              |
| Renl                 | 1MΩ, 1%, 0603                   |                     |              |

# **Recommended Component Values for Typical Applications**

| V <sub>OUT</sub> (V) | R <sub>H</sub> (kΩ) | R <sub>L</sub> (kΩ) | C <sub>FF</sub> (pF) | L/Part Number              | C <sub>OUT</sub>       |
|----------------------|---------------------|---------------------|----------------------|----------------------------|------------------------|
| 0.6                  | 0                   | NC                  | NC                   | 0.47µH/DFE252012PD-R47M=P2 | 22µF*2/6.3V, 0603, X7T |
| 0.85                 | 49.9                | 120                 | 47                   | 0.47µH/DFE252012PD-R47M=P2 | 22µF/6.3V, 0603, X7T   |
| 1.2                  | 100                 | 100                 | 22                   | 0.47µH/DFE252012PD-R47M=P2 | 22µF/6.3V, 0603, X7T   |
| 1.8                  | 200                 | 100                 | 22                   | 0.47µH/DFE252012PD-R47M=P2 | 22µF/6.3V, 0603, X7T   |
| 3.3                  | 270                 | 60.4                | 47                   | 0.47µH/DFE252012PD-R47M=P2 | 22µF/6.3V, 0603, X7T   |



# Layout Design

Follow these PCB layout guidelines for optimal performance and thermal dissipation:

- Input Capacitors: Place the input capacitors as close as possible to the VIN and GND pins, minimizing the loop formed by these connections. The input capacitor should be connected to the VIN and GND pins using wide copper areas.
- **Output Capacitors:** Connect the  $C_{OUT}$  negative terminal to the GND pin using wide copper traces instead of vias, in order to achieve better accuracy and stability of the output voltage.
- **Feedback Network:** Place the feedback components (R<sub>H</sub>, R<sub>L</sub>, and C<sub>FF</sub>) as close to the FB pin as possible. Avoid routing the feedback line near SW or other high frequency signals as it is noise-sensitive. Use a Kelvin connection to connect with  $C_{OUT}$  rather than the inductor output terminal.

**SW Connection:** Keep the SW area small to prevent excessive EMI, while providing a wide copper trace to minimize parasitic resistance and inductance.

- **EN Signal:** It is not recommended to connect the EN pin directly to VIN. A resistor in the range of  $1k\Omega$  to  $1M\Omega$  should be used if EN pin is pulled high to VIN voltage.
- **GND Vias:** Place an adequate number of vias on the GND layer around the device for better thermal performance.
- **PCB Board:** To achieve the best thermal and noise performance, maximize the PCB copper area connecting to the GND pin. A ground plane is highly recommended if possible. Connect the ground pad to a large copper area to enhance thermal performance.



Figure 10. Suggested PCB Layout







Notes: All dimensions are in millimeters and exclude mold flash and metal burr.



## **Tape and Reel Specification**

### DFN1.4×1.8 Tape Orientation



### **Carrier Tape and Reel Specification for Packages**



| Package Types | Tape Width | Pocket Pitch | Reel Size | Trailer Length | Leader Length | Qty per |
|---------------|------------|--------------|-----------|----------------|---------------|---------|
|               | (mm)       | (mm)         | (inch)    | (mm)           | (mm)          | Reel    |
| DFN1.4×1.8    | 8          | 4            | 7"        | 400            | 400           | 3000    |



# **Revision History**

The revision history provided is for informational purpose only and is believed to be accurate, however, not warranted. Please make sure that you have the latest revision.

| Date          | Revision     | Change          | Pages changed |
|---------------|--------------|-----------------|---------------|
| Apr. 24, 2024 | Revision 1.0 | Initial Release | -             |



#### **IMPORTANT NOTICE**

1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.

2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.

3. Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.

4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.

6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

#### © 2024 Silergy Corp.

All Rights Reserved.