

### **General Description**

The SYVL927 is a high voltage synchronous buckboost converter. The device operates over a wide input voltage range from 4V to 40V. The SYVL927 offers two operational modes, PSM and FCCM, under light load condition. The four-integrated low  $R_{DS(ON)}$  switches minimize the conduction loss.

The SYVL927 features external soft-start, enable control, open drain power good indicator and 1uA shutdown current. The SYVL927 also includes full protection features, such as output over current/short circuit protection, over voltage protection and thermal shutdown for reliable operating.

The device is available in compact QFN5×5-30 package.

## **Ordering Information**

| Ordering Number | Package type | Note |
|-----------------|--------------|------|
| SYVL927TVA      | QFN5×5-30    |      |

### Features

- 4V to 40V Input Voltage Range
- 3V to 20V Output Voltage Range
- Low  $R_{DS(ON)}$  for Internal Switches:  $35m\Omega$

**SYVL927** 

- External Soft-start Limits the Inrush Current
- 1µA shutdown current
- 7A Internal Switch Peak Current Capability
- Programmable Frequency 200kHz~600kHz
- 1.0V±2% Reference over -40°C to 125°C
- Light Load Operating Mode Selection: PSM or FCCM
- Power Good Indicator
- Hiccup Mode for Output Over Current and Short-circuit
- Output Over Current Protection
- Thermal Shutdown with Auto Recovery
- -40 °C to +125°C Operation
- Compact Package: QFN5×5-30
- Automotive AEC- Q100 Grade 1 Qualified

### Applications

- Automotive
- Infotainment
- High-Voltage DC-DC Converters



Fig.1a Typical Schematic Diagram (Average Output Current Limit is not used)





Fig.1b Typical Schematic Diagram (with Average Output Current Limit)



### **Pinout (Top View)**



**Top Mark: CBK***xyz* (Device code: CBK, *x=year code*, *y=week code*, *z= lot number code*)

| Pin<br>Name                                                                                                                                                                                                                                                                                                                                                               | Pin<br>Number                                                                      | Description                                                                                                                                       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| IN                                                                                                                                                                                                                                                                                                                                                                        | 1,2,3,4                                                                            | Power input pin, decouple this pin to GND with at least a 10µF ceramic capacitor.                                                                 |
| LX1                                                                                                                                                                                                                                                                                                                                                                       | 5,28,29                                                                            | Induction connection 1.                                                                                                                           |
| EN                                                                                                                                                                                                                                                                                                                                                                        | 6                                                                                  | Enable control. Pull high to enable the device, pull low to disable the device. Do not leave this pin floating.                                   |
| SYNC<br>/MODE7Sync input or operating mode selection under light load. If connected to GN<br>open, PSM (Power Saving Mode) operation is enabled. If connected to VCC<br>external clock, force-PWM operation is enabled. When connected to an exter<br>clock, the internal oscillator synchronizes to the external clock. This pin has<br>internal 1MΩ pull down resistor. |                                                                                    |                                                                                                                                                   |
| NC                                                                                                                                                                                                                                                                                                                                                                        | 8                                                                                  | No connection.                                                                                                                                    |
| SS 9                                                                                                                                                                                                                                                                                                                                                                      |                                                                                    | Soft-start pin. Connector a capacitor from this pin to GND to program the soft-start time. Leave this pin open for default 2ms soft-start.        |
| FS 10 frequency between 200kHz to 600kHz.                                                                                                                                                                                                                                                                                                                                 |                                                                                    |                                                                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                           |                                                                                    | Internal 3.3V bias supply. Decouple this pin to GND with a minimum of 1µF ceramic capacitor.                                                      |
|                                                                                                                                                                                                                                                                                                                                                                           |                                                                                    |                                                                                                                                                   |
| FB                                                                                                                                                                                                                                                                                                                                                                        | Output feedback pin. Connect this pin to the center point of the output resistor ( |                                                                                                                                                   |
| COMP                                                                                                                                                                                                                                                                                                                                                                      | 14                                                                                 | Compensation pin. Connect RC network between this pin and ground.                                                                                 |
| ISN                                                                                                                                                                                                                                                                                                                                                                       | 15                                                                                 | Negative input of average current sense amplifier. Short to ISP and then connect to OUT if it is not used.                                        |
|                                                                                                                                                                                                                                                                                                                                                                           |                                                                                    | Positive input of average current sense amplifier. Short to ISN and then connect to OUT if it is not used.                                        |
| PG                                                                                                                                                                                                                                                                                                                                                                        | 17                                                                                 | Power good indicator. Open drain output. Externally pulled high when the output voltage is above 93% of regulation voltage. Pulled low otherwise. |
| LX2                                                                                                                                                                                                                                                                                                                                                                       | 18,24,25                                                                           | Induction connection 2.                                                                                                                           |



# **SYVL927**

| OUT    | 19,20,21,22 | Power output pin. Decouple this pin to GND with at least a 10µF ceramic capacitor.                                      |
|--------|-------------|-------------------------------------------------------------------------------------------------------------------------|
| BS2 23 |             | Boot-strap pin. Supply high side gate driver. Connect a $0.1 \mu$ F ceramic capacitor between this pin and the LX2 pin. |
| BS1    | 30          | Boot-strap pin. Supply high side gate driver. Connect a $0.1 \mu F$ ceramic capacitor between this pin and the LX1 pin. |

## **Block Diagram**



Fig.2 Block Diagram



### Absolute Maximum Ratings (Note 1)

| $\mathbf{O}$                                 |               |
|----------------------------------------------|---------------|
| IN, LX1                                      | 0.3V to 44V   |
| OUT, LX2                                     | 0.3V to 28V   |
| ISP, ISN, EN, PG, SYNC/MODE                  | 0.3V to 44V   |
| COMP, VCC, SS, FB, FS                        | 0.3V to 4V    |
| BS-LX                                        | 0.3V to 4V    |
| Power Dissipation, PD @ TA = 25°C, QFN5×5-30 | 3.5W          |
| Package Thermal Resistance (Note 2)          |               |
| heta <sub>JA</sub>                           | 28°C/W        |
| θ <sub>JC</sub>                              | 2.8°C/W       |
| Junction Temperature Range                   |               |
| Lead Temperature (Soldering, 10 sec.)        | 260°C         |
| Storage Temperature Range                    | 65°C to 150°C |

### **Recommended Operating Conditions** (Note 3)

| Input Voltage Range       | 4V to 40V     |
|---------------------------|---------------|
| Output Voltage Range      |               |
|                           |               |
| Ambient Temperature Range | 40°C to 125°C |

### **Electrical Characteristics**

 $(V_{IN} = 12V, T_A = -40^{\circ}C \sim 125^{\circ}C$ , unless otherwise specified, the values are guaranteed by test design or statistical correlation)

| Parameter                               | Symbol               | Test Conditions                                                                                       | Min  | Typ | Max  | Unit |
|-----------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------|------|-----|------|------|
| Input Voltage Range                     | V <sub>IN</sub>      |                                                                                                       | 4    | 190 | 40   | V    |
| Input UVLO Threshold                    | V <sub>UVLO</sub>    |                                                                                                       | 3.3  |     | 3.9  | V    |
| Input UVLO Hysteresis                   | V <sub>HYS</sub>     |                                                                                                       |      | 0.3 |      | V    |
| LDO Output Voltage                      | V <sub>LDO</sub>     | V <sub>IN</sub> =12V, No Load                                                                         | 3.18 | 3.3 | 3.4  | V    |
| LDO Output Current Limit                | I <sub>LMT,LDO</sub> | ССМ                                                                                                   | 30   |     | 110  | mA   |
| Quiescent Current                       | IQ                   | No switching                                                                                          |      | 200 | 260  | μA   |
| Shutdown Current                        | T                    | EN=0, $T_A = T_J = 25^{\circ}C$                                                                       |      |     | 1    | μA   |
| Shutdown Current                        | I <sub>SHDN</sub>    | EN=0, $T_A = T_J = -40^{\circ}C$ to $125^{\circ}C$                                                    |      |     | 5    | μA   |
|                                         |                      | $T_A = T_J = 25^{\circ}C$ , internal reference                                                        | 0.99 | 1   | 1.01 | V    |
| Feedback Reference Voltage              | $V_{REF}$            | $T_A = T_J = -40^{\circ}$ C to 125°C,<br>internal reference                                           | 0.98 | 1   | 1.02 | V    |
| FB Input Current                        | I <sub>FB</sub>      | V <sub>FB</sub> =1V                                                                                   | -50  |     | 50   | nA   |
| Internal FET R <sub>ON</sub>            | R <sub>DS(ON)</sub>  |                                                                                                       |      | 35  |      | mΩ   |
| Peak Inductor Current Limitation        | I <sub>PK,LMT</sub>  |                                                                                                       | 6    |     | 8.5  | А    |
| Reverse Inductor Current<br>Limitation  | I <sub>NEG</sub>     | Force-PWM                                                                                             | -2   |     | -5.5 | А    |
| Zero Current Detection Threshold        | IZERO                | PSM                                                                                                   |      |     | 500  | mA   |
| EN Rising Threshold                     | V <sub>EN,R</sub>    |                                                                                                       | 1.1  | 1.2 | 1.3  | V    |
| EN Falling Threshold                    | $V_{\text{EN,F}}$    |                                                                                                       | 0.8  | 0.9 | 1    | V    |
| Internal Soft-start Time                | t <sub>ss</sub>      | SS pin floating                                                                                       | 0.7  | 1.6 | 3.2  | ms   |
| Soft-start Charging Current             | I <sub>SS</sub>      |                                                                                                       | 4    | 5   | 6    | μΑ   |
| Soft-start Done Threshold               | V <sub>SS</sub>      |                                                                                                       |      | 1   |      | V    |
| Switching Frequency Program<br>Range    | f <sub>sw,RNG</sub>  | R <sub>FS</sub> =82.5k~300k                                                                           | 200  |     | 600  | kHz  |
| Switching Englishow Catting             |                      | $R_{FS}=100k\Omega$ , $T_A = T_J = 25^{\circ}C$                                                       | 450  | 500 | 550  | kHz  |
| Switching Frequency Setting<br>Accuracy | $\mathbf{f}_{SW}$    | $\begin{array}{l} R_{FS}=100k\Omega,\\ T_{A}=T_{J}=-40^{\circ}C \text{ to } 125^{\circ}C \end{array}$ | 425  | 500 | 575  | kHz  |
| Minimum ON Time                         | t <sub>ON,MIN</sub>  |                                                                                                       |      | 70  | 100  | ns   |



| Parameter                                    | Symbol                    | Test Conditions                             | Min | Тур | Max | Unit       |
|----------------------------------------------|---------------------------|---------------------------------------------|-----|-----|-----|------------|
| Minimum OFF Time                             | t <sub>OFF,MIN</sub>      |                                             |     | 70  | 100 | ns         |
| Clock Sync Input Voltage High                | V <sub>SYNC,H</sub>       |                                             | 1.5 |     |     | V          |
| Clock Sync Input Voltage Low                 | V <sub>SYNC,L</sub>       |                                             |     |     | 0.8 | V          |
| Clock Sync Input Duty                        | D <sub>CLK</sub>          |                                             | 20  |     | 80  | %          |
| Power Good Threshold                         | V <sub>PG</sub>           | $V_{FB}$ falling, PG from high to low       | 88  | 91  | 94  | $%V_{REF}$ |
| Tower Good Threshold                         | ▼ PG                      | V <sub>FB</sub> rising, PG from low to high | 90  | 93  | 96  | $%V_{REF}$ |
| Power Good Delay Time                        | t <sub>PG,R</sub>         | Low to high                                 |     | 200 |     | μs         |
| Fower Good Delay Time                        | t <sub>PG,F</sub>         | High to low                                 |     | 20  |     | μs         |
| Power Good Output Low                        | V <sub>PG,L</sub>         | I <sub>PG</sub> =2mA                        |     |     | 0.3 | V          |
| OUT Pin Over Voltage Protection<br>Threshold | V <sub>OUT,OVP1</sub>     |                                             | 22  |     | 28  | V          |
| Output Over Voltage Protection<br>Threshold  | V <sub>OUT,OVP2</sub>     | V <sub>FB</sub> rising                      | 115 | 120 | 125 | $%V_{REF}$ |
| Output OVP Delay                             | t <sub>OVP,DLY</sub>      |                                             |     | 15  |     | μs         |
| Output Under Voltage Protection<br>Threshold | $V_{\rm UVP}$             | V <sub>FB</sub> falling                     | 40  | 50  | 60  | $%V_{REF}$ |
| Output UVP Delay                             | t <sub>UVP,DLY</sub>      |                                             |     | 200 |     | μs         |
| Thermal Shutdown Temperature                 | T <sub>SD</sub>           |                                             | 150 | 160 | 170 | °C         |
| Thermal Shutdown Hysteresis                  | T <sub>HYS</sub>          |                                             |     | 15  |     | °C         |
| Average Current Regulation<br>Range          | $V_{\rm ISP}-V_{\rm ISN}$ |                                             |     | 50  |     | mV         |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2:  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}C$  on a four-layer Silergy Evaluation Board.

Note 3: The device is not guaranteed to function outside its operating conditions.



## **Typical Performance Characteristics**







Time (800us/div)





Time (2s/div)



Time (800µs/div)



Time (200µs/div)



### **Application Information**

#### Input Under-voltage Lock-out

To prevent operation before all internal circuitry is ready and to ensure that the power and synchronous rectifier switches may be sufficiently enhanced, the IC incorporates input under-voltage lock-out (UVLO) protection. The device remains in a low current state and all switching is inhibited until VIN exceeds VUVLO, the input UVLO (rising) threshold. At that time, if EN is enabled, the device will start-up by initiating a soft-start ramp. If VIN falls below VUVLO less the UVLO hysteresis, switching will be suppressed again.

#### **Enable Control**

The EN input is a high-voltage capable input with logiccompatible threshold. When EN is driven above 1.3V normal device operation will be enabled. When driven < 0.8V the device will be shut down, reducing input current to < 1uA. In applications where EN is pulled high to the power input V<sub>IN</sub>, a 10k $\Omega$  to 100k $\Omega$  resistor should be added between power input and EN.

#### <u>Soft-start</u>

The SYVL927 provides an external soft-start pin to smoothly ramp the output to the desired voltage whenever the device enabled. The soft-start time can be programmed by external capacitor connected between SS pin and GND, as given in equation (1).

$$\mathbf{t}_{ss}(\mathrm{ms}) = C_{SS}(nF) \times \frac{1V}{5uA} \quad (1)$$

Leave SS pin open for default 1.6ms soft-start.

#### **External Bootstrap Capacitor Connection**

This device integrates a floating power supply for the gate driver that operates the high-side power switch. Proper operation requires a 100nF low ESR ceramic capacitor to be connected between BS1 and LX1, BS2 and LX2. This bootstrap capacitor provides the gate driver supply voltage for the high-side N-channel power MOSFET switch.



Fig. 3. External Bootstrap Capacitor Connection

#### VCC Linear Regulator

An internal linear regulator (VCC) produces a 3.3V supply from VIN that powers the internal gate drivers, PWM logic, analog circuitry, and other blocks. Connect a minimum of  $1\mu$ F low ESR ceramic capacitor from VCC to GND.



Fig. 4. VCC Regulator

#### Feedback resistor selection

Choose R1 and R2 to program the proper output voltage. To minimize the power consumption under light loads, it is desirable to choose large resistance values for both R1 and R2. A value of between  $10k\Omega$  and  $100k\Omega$  is highly recommended for both resistors. The output voltage VOUT is programmed by external voltage divider with the 1V internal voltage reference as given in equation (2).

$$V_{OUT} = 1V \times \frac{R_1 + R_2}{R_2} \quad (2)$$

Fig. 5. V<sub>OUT</sub> Programming Light Load Operation Mode

PSM or force-PWM light load operation is selected by SYNC/MODE pin. Pull SYNC/MODE pin low or floating for PSM operation, and connect this pin to VCC or external clock for force-PWM operation.

#### Adjustable Switching Frequency and Synchronization

The FS pin can be used to set the switching frequency of the device by connecting a resistor  $R_{FS}$  between this pin and GND. The switching frequency is programmable from 200kHz to 600kHz, as given in equation (3). The switching frequency can also be synchronized to external clock by applying a clock signal to SYNC/MODE pin.

$$F_{S}(kHz) = \frac{50000}{R_{FS}(k\Omega)} \quad (3)$$

#### Fault Protection modes Peak Inductor Current Limit

The device incorporates a cycle-by-cycle "peak" current limit. Inductor current is measured in SW1 when it is on. If the current exceeds the current limit, both SW1 and SW3 turn off, and SW2 and SW4 turn on.

The device incorporates reverse inductor current limit under force-PWM mode. Inductor current is measured in SW4 when it is on. If the reverse current exceeds the current limit, both SW2 and SW4 turn off, and SW1 and SW3 turn on.



#### Average Output Current Limit

The SYVL927 provides a function for output current limit by sensing the voltage drop between ISP pin and ISN pin (as shown in fig.1b). Once the differential voltage on  $R_{SENSE}$  exceeds the voltage threshold, the internal current control loop will regulate the output current by decreasing duty cycle until UVP or OTP is triggered. Short the ISP to ISN and then connect to OUT pin if this function is not used.

#### Short-circuit protection

If Vour <  $\sim$ 50% of the set point and the device is in current limit (peak inductor current) continuously for approximately 200µs, the short-circuit protection mode will be initiated, and the device will shut down for approximately 2.6s. The device will then restart with a complete soft-start cycle. If the short circuit condition remains another 'hiccup' cycle of shutdown and restart will continue indefinitely unless the UVP threshold is reached.



Fig. 6. Description of Short-circuit Protection

#### **Output Over-voltage protection (OVP)**

This device includes output over-voltage protection (OVP). If the output voltage rises above the feedback regulation level, SW1 and SW3 turn off and the synchronous rectifier turns on. If the output voltage remains high the SW2 and SW4 remain on until the inductor current reaches zero. If the output voltage continues to rise and exceeds the output over-voltage threshold for more the  $10\mu$ s, the output over-voltage protection mode is triggered. The device resumes regulation once the overvoltage condition is removed.

#### **Over-temperature Protection (OTP)**

SYVL927 includes over-temperature protection (OTP) circuitry to prevent over heating due to excessive power dissipation. This will shut down switching operation when the junction temperature exceeds 160°C. Once the junction temperature cools down by approximately 15°C the IC will resume normal operation after a complete soft-start cycle. For continuous operation, provide adequate cooling so that the junction temperature does not exceed the OTP threshold.



### **Layout Design**

For the best efficiency and minimum noise problem, we should place the following components close to the IC:  $C_{IN}$ ,  $C_{VCC}$ ,  $C_{OUT}$ ,  $C_{BS}$ , L,  $R_{TOP}$  and  $R_{BOT}$ .

- 1) It is desirable to maximize the PCB copper area connecting to GND pin to achieve the best thermal and noise performance. If the board space allowed, a ground plane is highly desirable. Reasonable vias are suggested to be placed underneath the ground pad to enhance the soldering quality and thermal performance.
- The decoupling capacitor of VIN must be placed close enough to the IN pin and GND pin. The loop area formed by the input capacitors, IN pin and GND pins must be minimized.
- The decoupling capacitor of VOUT also must be placed close enough to the OUT pin and GND pin. The loop area formed by the output capacitors, OUT pin and GND pins also must be minimized.

- 4) BS pin is sensitive. Bootstrap cap must be placed between BS and LX as close as possible.
- 5) To prevent the circulating currents in the ground plane from disrupting operation of the regulator, all small-signal grounds should return to GND by a separation way. This main includes the ground connection for the FB pin resistor and the feedback network.
- 6) If the system chip interfacing with the EN pin has a high impedance state at shutdown mode and the IN pin is connected directly to a power source such as a Li-Ion battery, it is desirable to add a pull down 1Mohm resistor between the EN and GND pins to prevent the noise from falsely turning on the regulator at shutdown mode.



### **PCB** layout Suggestion



## QFN5×5-30 Package Outline Drawing





Notes: All dimension in millimeter and exclude mold flash & metal burr.





1. Taping orientation QFN5x5



Feeding direction ——

2. Carrier Tape & Reel specification for packages



| Package | Tape width | Pocket    | Reel size | Trailer    | Leader length | Qty per |
|---------|------------|-----------|-----------|------------|---------------|---------|
| type    | (mm)       | pitch(mm) | (Inch)    | length(mm) | (mm)          | reel    |
| QFN5x5  | 12         | 8         | 13"       | 400        | 400           |         |

3. Others: NA



### **Revision History**

The revision history provided is for informational purpose only and is believed to be accurate, however, not warranted. Please make sure that you have the latest revision.

| Date         | Revision     | Change          |
|--------------|--------------|-----------------|
| Aug.01, 2022 | Revision 0.9 | Initial Release |



### **IMPORTANT NOTICE**

1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.

2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.

3. Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.

4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of a Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.

6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

#### ©2024 Silergy Corp.

All Rights Reserved.