

High Efficiency, 6A, 18V Input Synchronous Buck Converter

### **General Description**

The SY81106x high efficiency synchronous buck converter operates over a wide input voltage range of 4.5V to 18V, and can deliver an output current up to 6A. It integrates a top MOSFET and a bottom MOSFET with very low R<sub>DS(ON)</sub> to minimize conduction loss. The 400kHz pseudo-constant switching frequency enables using small external inductor and capacitor values.

The SY81106x uses constant on-time and ripple-based control strategy to achieve fast transient response for applications with high step-down ratios, and high efficiency at light loads. It also provides cycle-by-cycle current limit protection, output under voltage protection and over temperature protection.

Only the input and output capacitors, inductor, feedback resistor divider and feedforward capacitor need to be selected for the targeted application specifications.

The SY81106x is available in a compact TSOT23-6 package.

| Part Number | Package  | Frequency | Light Load<br>Operation Mode |
|-------------|----------|-----------|------------------------------|
| SY81106ADT  | TCOTOO 6 | 4001411=  | PFM                          |
| SY81106EADT | TSOT23-6 | 400kHz    | FCCM                         |

#### **Features**

- Low R<sub>DS(ON)</sub> for Internal MOSFETs: 29mΩ Top, 19mΩ Bottom
- Wide Input Voltage Range: 4.5V ~ 18V
- Up to 6A Output Current
- ±1% 0.6V Reference
- Pulse-Frequency Modulation (PFM) Mode Operation for SY81106
- Forced Continuous Conduction Mode (FCCM)
   Operation for SY81106E
- Internal Soft-Start Limits the Inrush Current
- Support Smooth Startup with Pre-Biased Output
- 400kHz Switching Frequency Minimizes the External Components
- Constant On-time and Ripple-Based Control to Achieve Fast Transient Responses
- Output Auto-Discharge Function
- Cycle-by-Cycle Valley and Peak Current Limit Protection
- Hic-Cup Mode Output Under Voltage Protection
- Auto-Recovery Mode Over Temperature Protection
- Input Under Voltage Lockout (UVLO)
- RoHS-Compliant and Halogen-Free
- Compact Package: TSOT23-6
- Moisture Sensitivity Level (MSL): 1

### **Applications**

- Set-Top Box
- Portable TV
- DSL Modem
- LCD TV
- IP Camera
- Network

### **Typical Application**



Figure 1. Schematic Diagram
Inductor and Cour Selectin Table

| inductor and Ooor Ocicetin Table |          |    |                       |           |              |  |  |
|----------------------------------|----------|----|-----------------------|-----------|--------------|--|--|
| \/ [\/]                          | 1 for L1 |    | C <sub>ouт</sub> [µF] |           |              |  |  |
| V <sub>OUT</sub> [V]             | L[µH]    | 10 | 22                    | 32        | 44           |  |  |
| 4.0/4.0                          | 1.5      |    |                       | $\sqrt{}$ | <b>√</b>     |  |  |
| 1.2/1.8                          | 2.2      |    | √                     | ☆         | $\checkmark$ |  |  |
| 3.3                              | 3.3      |    | √                     | ☆         | $\sqrt{}$    |  |  |
| 3.3                              | 4.7      |    | V                     | $\sqrt{}$ |              |  |  |
| -                                | 3.3      |    |                       | $\sqrt{}$ | V            |  |  |
| 5                                | 4.7      |    |                       | ☆         | $\checkmark$ |  |  |

**Note:** '☆' means recommended for most applications.



Figure 2. Efficiency vs. Output Current





### **Ordering Information**

| Ordering<br>Part Number | Package type                       | Top Mark       |
|-------------------------|------------------------------------|----------------|
| SY81106ADT              | TSOT23-6                           | <b>HKG</b> xyz |
| SY81106EADT             | RoHS Compliant and<br>Halogen Free | KLHxyz         |

x = year code, y = week code, z = lot number code

### Pinout (top view)



# **Pin Description**

| Pin Name | Pin Number | Pin Description                                                                                                                                                                                   |
|----------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FB       | 1          | Output feedback pin. Connect this pin to the center point of the output resistor divider as shown in Figure 1. $V_{OUT} = 0.6V \times (1 + R_H/R_L)$ .                                            |
| EN       | 2          | Enable control pin. Pull this pin higher than EN rising threshold to turn on the device and pull this pin lower than EN falling threshold to turn off the device. Do not leave this pin floating. |
| GND      | 3          | Ground pin.                                                                                                                                                                                       |
| IN       | 4          | Input pin. Decouple this pin to GND pin with at least a 10µF ceramic capacitor.                                                                                                                   |
| LX       | 5          | Inductor pin. Connect this pin to the switching node of inductor.                                                                                                                                 |
| BS       | 6          | Bootstrap pin. Supply top FET gate driver. Connect a 0.1µF ceramic capacitor between BS and LX pin.                                                                                               |



### **Block Diagram**



Figure 3. Block Diagram

### **Absolute Maximum Ratings**

| Parameter (Note 1)                | Min  | Max      | Unit |
|-----------------------------------|------|----------|------|
| IN                                | -0.3 | 19       |      |
| EN, LX                            | -0.3 | IN + 0.3 |      |
| BS-LX, FB                         | -0.3 | 4        | V    |
| LX, 10ns duration                 | -8.5 | IN + 3   |      |
| LX, 20ns duration                 | -1   | IN + 2   |      |
| Junction Temperature, Operating   | -40  | 150      |      |
| Lead Temperature (Soldering, 10s) |      | 260      | °C   |
| Storage Temperature               | -65  | 150      |      |

### **Thermal Information**

| Parameter (Note 2)                                     | Тур | Unit |
|--------------------------------------------------------|-----|------|
| θ <sub>JA</sub> Junction-to-Ambient Thermal Resistance | 40  | °C/W |
| θ <sub>JC</sub> Junction-to-Case Thermal Resistance    | 5.5 | C/VV |
| P <sub>D</sub> Power Dissipation T <sub>A</sub> = 25°C | 2.5 | W    |

## **Recommended Operating Conditions**

| Parameter (Note 3)        | Min | Max | Unit |
|---------------------------|-----|-----|------|
| Input Voltage             | 4.5 | 18  | W    |
| Output Voltage            | 0.6 | 9.5 | V    |
| Continuous Output Current |     | 6   | Α    |
| Ambient Temperature       | -40 | 85  | °C   |
| Junction Temperature      | -40 | 125 | C    |





#### **Electrical Characteristics**

 $(V_{IN} = 12V, V_{OUT} = 3.3V, L = 3.3\mu H, C_{OUT} = 32\mu F, T_J = 25^{\circ}C, I_{OUT} = 1A unless otherwise specified(Note 4))$ 

| Parameter   |                                               | Symbol                  | Test Conditions                                                     | Min  | Тур | Max  | Unit              |  |
|-------------|-----------------------------------------------|-------------------------|---------------------------------------------------------------------|------|-----|------|-------------------|--|
|             | Voltage Range                                 | Vin                     |                                                                     | 4.5  |     | 18   |                   |  |
|             | UVLO Rising Threshold                         | V <sub>IN,UVLO</sub>    | V <sub>IN</sub> rising                                              |      |     | 4.45 | V                 |  |
| Input       | UVLO Hysteresis                               | V <sub>IN,HYS</sub>     |                                                                     |      | 0.3 |      |                   |  |
| Input       | Quiescent Current                             | lα                      | $I_{OUT} = 0A$ , $V_{FB} = V_{REF} \times 105\%$ , only for SY81106 |      | 200 |      | μA                |  |
|             | Shutdown Current                              | Ishdn                   | V <sub>EN</sub> = 0V                                                |      | 5   | 10   |                   |  |
|             | Voltage Range                                 | V <sub>SET</sub>        |                                                                     | 0.6  |     | 9.5  | V                 |  |
|             | FB Reference Voltage                          | V <sub>REF</sub>        |                                                                     | 594  | 600 | 606  | mV                |  |
|             | FB Input Current                              | I <sub>FB</sub>         | V <sub>FB</sub> = 1V                                                | -50  |     | 50   | nA                |  |
|             | Discharge FET<br>Resistance                   | R <sub>DIS</sub>        |                                                                     |      | 42  |      | Ω                 |  |
| Output      | Turn On Delay                                 | ton,dly                 | From EN high to LX starts switching (Note 5)                        |      | 270 |      | μs                |  |
|             | Soft-Start Time                               | tss                     | V <sub>OUT</sub> from 0% to 100% V <sub>SET</sub>                   |      | 1.7 |      | ms                |  |
|             | UVP Threshold                                 | V <sub>UVP</sub>        |                                                                     |      | 33  |      | %V <sub>REF</sub> |  |
|             | UVP Delay                                     | tuvp,dly                |                                                                     |      | 100 |      | μs                |  |
|             | UVP Hiccup On-Time                            | thiccup,on              |                                                                     | 2.4  |     |      | ma                |  |
|             | UVP Hiccup Off-Time                           | thiccup,off             |                                                                     |      | 8.4 |      | ms                |  |
|             | Rising Threshold                              | $V_{\text{EN,R}}$       |                                                                     | 1.08 | 1.2 | 1.32 | V                 |  |
| Enable (EN) | Falling Threshold                             | $V_{EN,F}$              |                                                                     | 0.9  | 1.0 | 1.1  | V                 |  |
| Enable (EN) | De-Glitch Time                                | t <sub>EN,DG</sub>      | (Note 5)                                                            |      | 4   |      | μs                |  |
|             | Input Current                                 | I <sub>EN</sub>         | V <sub>EN</sub> = 0V ~ V <sub>IN</sub>                              |      | 0   |      | μΑ                |  |
|             | Top MOSFET R <sub>DS(ON)</sub>                | R <sub>DS(ON),TOP</sub> |                                                                     |      | 29  |      | mΩ                |  |
|             | Bottom MOSFET RDS(ON)                         | R <sub>DS(ON),BOT</sub> |                                                                     |      | 19  |      | 11152             |  |
| MOSFET      | Top MOSFET Current Limit Threshold            | Інт,тор                 |                                                                     | 8    |     |      |                   |  |
| WOOLL       | Bottom MOSFET Current Limit Threshold         | Інт,вот                 |                                                                     | 6.5  |     |      | А                 |  |
|             | Bottom FET Reverse<br>Current Limit Threshold | I <sub>LMT,RVS</sub>    | Only for SY81106E                                                   | 2.9  |     |      |                   |  |
|             | Switching Frequency                           | f <sub>SW</sub>         | I <sub>OUT</sub> = 1A, CCM                                          |      | 400 |      | kHz               |  |
| Frequency   | Minimum On-Time                               | t <sub>ON,MIN</sub>     |                                                                     |      | 50  |      | - no              |  |
|             | Minimum Off-Time                              | toff,min                |                                                                     |      | 150 |      | ns                |  |
| ОТР         | Temperature                                   | T <sub>OTP</sub>        | (Note 5)                                                            |      | 150 |      | °C                |  |
| OTF         | Temperature Hysteresis                        | Thys                    | (Note 5)                                                            |      | 15  |      |                   |  |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Note 2**:  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25$ °C on a 6cm×6cm size, four-layer Silergy Evaluation Board with 2-oz copper. Case temperature  $\theta_{JC}$  is measured at LX pin.

Note 3: The device is not guaranteed to function outside its operating conditions.



**Note 4:** Unless otherwise stated, limits are 100% production tested under pulsed load conditions such that  $T_A \cong T_J = 25$ °C. Limits over the operating temperature range (See recommended operating conditions) and relevant voltage range(s) are guaranteed by design, test, or statistical correlation.

**Note 5:** Guaranteed by design or statistical correlation and not production tested.





### **Typical Performance Characteristics**

 $(T_A = 25$ °C,  $V_{IN} = 12$ V,  $V_{OUT} = 3.3$ V,  $L = 3.3\mu$ H,  $C_{OUT} = 32\mu$ F, unless otherwise noted)





























#### Load Transient



Time (400µs/div)



Load Transient

(SY81106E,  $V_{IN} = 12V$ ,  $V_{OUT} = 3.3V$ ,  $I_{OUT} = 0A \sim 3A$ )

Time (400µs/div)

#### Load Transient



Time (400µs/div)

#### Load Transient



Time (400µs/div)

#### Startup from Enable



Time (800µs/div)

#### Shutdown from Enable



Time (800µs/div)



#### Startup from Enable



Time (800µs/div)

# Shutdown from Enable 106E, $V_{IN} = 12V$ , $V_{OUT} = 3.3V$ , $I_{OU}$



Time (800µs/div)

#### Startup from V<sub>IN</sub>



Time (2ms/div)

#### Shutdown from $V_{\text{IN}}$



Time (2ms/div)

#### Startup from V<sub>IN</sub>



Time (2ms/div)

#### Shutdown from $V_{\text{IN}}$



Time (2ms/div)



#### **Short Circuit Protection**



#### Time (20ms/div)





Time (20ms/div)

# **Bode Plot**



#### **Short Circuit Protection**



Time (20ms/div)

#### **Short Circuit Protection**



Time (20ms/div)

#### **Bode Plot**











### **Detailed Description**

#### **General Description**

The SY81106x high efficiency synchronous buck converter operates over a wide input voltage range of 4.5V to 18V, and can deliver an output current up to 6A. It integrates a top MOSFET and a bottom MOSFET with very low RDS(ON) to minimize conduction loss. The 400kHz pseudo-constant switching frequency allows small external inductor and capacitor values.

The SY81106x also provides cycle-by-cycle current limit protection output under voltage protection and over temperature protection.

#### **Constant On-Time and Ripple-Based Control Strategy**

The device uses instant PWM architecture to achieve fast transient response for applications with high step-down ratios, and high efficiency at light loads. It uses a constant on-time and ripple-based control strategy in which a virtual replica of the inductor current signal is synthesized internally and combined with the feedback voltage. When the sum voltage is lower than the reference voltage, the bottom MOSFET turns off and the top MOSFET turns on for a fixed period of time (Constant ton). ton is internally calculated according to the input voltage, output voltage, and desired switching frequency (fsw):  $t_{ON} = \frac{V_{\rm OUT}/V_{IN}}{f_{SW}}$ 

$$t_{ON} = \frac{V_{OUT}/V_{IN}}{f_{SW}}$$

The top MOSFET turns off after a period of ton.

#### **Minimum Duty Cycle and Maximum Duty Cycle**

In the COT architecture, there is no limitation for low duty cycle operation, because the switching frequency can be reduced as needed to always ensure proper operation when the on-time is close to the minimum on time.

The SY81106 and SY81106E can support a maximum duty cycle of up to 80% across the entire operating temperature range of -40°C ~ 125°C.

#### **PFM Light Load Operation**

The SY81106 use pulse-frequency modulation (PFM) operation mode under light load condition for high efficiency. Under light load conditions, typically when the

load satisfies the following equation,
$$I_{OUT\_CTL} = \frac{\Delta I_L}{2} = \frac{V_{OUT} \times (1 - D)}{2 \times f_{SW} \times L}$$
(1)

the current through the bottom MOSFET will ramp to near zero before the next ton time. When this occurs, the bottom MOSFET turns off, preventing recirculation current that can seriously reduce efficiency under these light load conditions. As load current is further reduced, the combined feedback and ramp signals remain much higher than the reference voltage, the instant-PWM control loop will not

trigger another ton until needed, and the apparent operating switching frequency will correspondingly drop, improving efficiency. Continuous conduction mode (CCM) resumes smoothly as soon as the load current increases sufficiently for the inductor current to remain above zero at the time of the next ton cycle. The buck converter enters CCM once the load current exceeds the threshold shown in (1). Above the threshold, the switching frequency stays fairly constant over the output current range.

While in PFM mode, the output of the device doesn't require over voltage protection because the device stops switching as soon as the voltage at the FB node increases above VREF, preventing the output voltage from increasing further.

### **FCCM Light Load Operation**

SY81106E and use forced continuous conduction mode (FCCM) under light load condition. Under light load conditions, the bottom MOSFET still turns on even when the inductor current crosses zero. Current flow will continue until the next ton cycle. The device always operates under continuous conditions mode and keeps fairly constant switching frequency over all the output current range.

#### Input Under Voltage Lockout (UVLO)

To prevent operation before all internal circuitry is ready and to ensure that the top MOSFET and bottom MOSFET can be correctly biased, the device incorporates input under voltage lockout protection. The device remains in a low current state and all LX node switching actions are inhibited until V<sub>IN</sub> exceeds its rising threshold. At that time, if EN is enabled, the device will startup. If VIN falls below VIN,UVLO less than the input UVLO hysteresis, the LX node switching actions will again be suppressed.

#### **Precise EN Threshold**

The EN pin uses precise rising and falling thresholds to provide programmable ON/OFF control. The device will be turned on when the EN pin voltage exceeds the rising threshold. The device will be turned off while the EN pin voltage falls below the falling threshold. Increasing the UVLO startup voltage threshold is possible using an external resistor divider as shown below:



Figure 4. EN Control

It is not recommended to connect EN pin to the  $V_{\text{IN}}$  or another voltage source directly. A resistor with a value between  $1k\Omega$  and  $1M\Omega$  is recommended if the EN pin is pulled high.



#### Soft-Start and Startup with Pre-Biased Output

The device incorporates an internal soft-start circuit to ramp the output to the desired voltage whenever the device is enabled. Internally, the soft-start circuit clamps the output at a low voltage and then allows the output to rise to the desired voltage over approximately 1.7ms, which avoids high current flow and transients during startup.

The device supports startup with pre-biased output. If the output is pre-biased to a certain voltage before startup, the buck converter disables the switching of both the top MOSFET and the bottom MOSFET until the internal soft-start voltage  $V_{\rm SS}$  exceeds the sensed output voltage at the FB node. The first pulse on-time is internally calculated based the input voltage and pre-biased output voltage.

#### **Output Auto-Discharge Function**

The device discharges the output voltage when the buck converter shuts down due to low  $V_{\text{IN}}$  or EN, or caused by over temperature protection, so that the output voltage can be discharged in a minimal time, even if the buck output load current is zero. The discharge MOFET in parallel with the bottom MOSFET turns on after the bottom MOSFET turns off when the shutdown logic is enabled. The output discharge MOSFET resistance is  $42\Omega.$  The discharge MOSFET is not active outside of these shutdown conditions.

#### **External Bootstrap Capacitor**

The external bootstrap capacitor provides the gate driver voltage for the N-channel top MOSFET. A 0.1µF low ESR ceramic capacitor connected between the BS pin and the LX pin is recommended.



Figure 5. Bootstrap Capacitor Connection

#### **Fault Protection Modes**

#### **Cycle-by-Cycle Current Limit Protection**

If the top MOSFET current exceeds the top current limit threshold, it will turn off and the bottom MOSFET will turn on. If the bottom MOSFET current exceeds the bottom current limit threshold, it will stay on until the current decreases below its current limit threshold. As a result, both inductor peak and valley currents are limited.

#### **Output Under Voltage Protection (UVP)**

With output current increasing, as soon as the bottom MOSFET current exceeds its current limit threshold, the top MOSFET will not be allowed to turn on any more. If the load current continues to increase, the output voltage will drop.

When the output voltage falls below 33% of the regulated level, the output under voltage protection will be activated and the device will operate in hiccup mode. The hiccup ontime is 2.4ms, and the hiccup off-time is 8.4ms. If the hard short condition is removed, the device will return to normal operation.

#### **Over Temperature Protection (OTP)**

The device includes over temperature protection (OTP) circuitry to prevent overheating due to excessive power dissipation. This will shut down the device when the junction temperature exceeds 150°C. When the junction temperature is reduced by approximately 15°C, the device will resume normal operation after a complete soft-start cycle. For continuous operation, provide adequate thermal dissipation so that the junction temperature does not exceed the OTP threshold.

### **Application Information**

The following paragraphs provide information on the selection of the external components needed to meet the targeted application specifications.

#### Feedback Resistor Divider RH and RL

Choose  $R_H$  and  $R_L$  to program the proper output voltage. A value between  $1k\Omega$  and  $1M\Omega$  is recommended for both resistors to minimize power consumption under light loads. As an example, if  $V_{\text{OUT}}$  = 5V and  $R_H$  selected value is  $100k\Omega,$   $R_L$  can be calculated as follows:

$$R_L = \frac{0.6}{V_{OUT} - 0.6V} \times R_H$$
FB RH
FB RH
FR
FR
FR
FIGURE 6. Feedback Resistor
Divider

With a calculated value of  $13.7k\Omega$  for R<sub>L</sub>, a standard 1%  $13.7k\Omega$  resistor is selected.

#### Input Capacitor C<sub>IN</sub>

For the best performance, select a typical X5R or better grade ceramic capacitor with a 50V rating, and at least  $10\mu F$  capacitance. The capacitor should be placed as close as possible to the device, while also minimizing the loop area formed by  $C_{IN}$  and the IN/GND pins.

When selecting an input capacitor, ensure that its voltage rating is at least 20% greater than the maximum voltage of the input supply. X5R or X7R dielectric types are the most often selected due to their small size, low cost, surge current capability, and high RMS current rating over a wide temperature and voltage range.



In situations where the input rail is supplied through long wires, it is recommended to add some bulk capacitance like electrolytic, tantalum or polymer type capacitors to reduce the overshoot and ringing caused by the added parasitic inductance.

Consider the RMS current rating of the input capacitor, paralleling additional capacitors if required to meet the calculated RMS ripple current.

$$I_{CIN\_RMS} = I_{OUT} \times \sqrt{D \times (1 - D)}$$

The worst-case condition occurs at D = 0.5, then

$$I_{CIN\_RMS,MAX} = \frac{I_{OUT}}{2}$$

For simplicity, use an input capacitor with an RMS current rating greater than 50% of the maximum load current. The input capacitor value determines the input voltage ripple of the converter. If there is a voltage ripple requirement in the system, choose an appropriate input capacitor that meets the specification.

Given the very low ESR and ESL of ceramic capacitors, the input voltage ripple can be estimated using the formula:

$$V_{CIN-RIPPLE,CAP} = \frac{I_{OUT}}{f_{SW} \times C_{IN}} \times D \times (1 - D)$$

The worst-case condition occurs at D = 0.5, then

$$V_{CIN\_RIPPLE,CAP,MAX} = \frac{I_{OUT}}{4 \times f_{SW} \times C_{IN}}$$

The capacitance value is less important than the RMS current rating. A single 10µF X5R capacitor is sufficient for most applications.

#### **Output Inductor L**

Consider the following when choosing this inductor:

 Choose the inductance to provide a ripple current that is approximately 40% of the maximum output current. The recommended inductance is calculated as:

$$L = \frac{V_{OUT}(1 - V_{OUT} / V_{IN,MAX})}{f_{sw} \times I_{OUT,MAX} \times 0.4}$$

where  $f_{SW}$  is the switching frequency and  $I_{OUT,MAX}$  is the maximum load current.

The device has high tolerance for ripple current amplitude variation. As a result, the final choice of inductance can vary slightly from the calculated value with no significant performance impact.

2) For buck converter using FCCM light load operation mode, make sure the inductance value is high enough to avoid reverse current limit threshold is been triggered just under steady state if the load current is zero. 3) The inductor's saturation current rating must be greater than the peak inductor current under full load:

$$I_{SAT,MIN} > I_{OUT,MAX} + \frac{V_{OUT}(1 - V_{OUT}/V_{IN,MAX})}{2 \times f_{SW} \times L}$$

4) The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency requirement. Use an inductor with DCR less than  $20m\Omega$  to achieve good overall efficiency.

#### **Output Capacitor Cout**

Select the output capacitor  $C_{\text{OUT}}$  to handle the output ripple requirements. Both steady state ripple and transient requirements must be taken into consideration when selecting  $C_{\text{OUT}}$ . For the best performance, use a X5R or better grade ceramic capacitor with a 16V rating, and capacitance of at least  $22\mu F$ .

For applications where the design must meet stringent ripple requirements, the following considerations must be followed.

The output voltage ripple at the switching frequency is caused by the inductor current ripple ( $\Delta I_{L}$ ) on the output capacitor's ESR (ESR ripple), as well as the stored charge (capacitive ripple). When calculating total ripple, consider both.

$$V_{RIPPLE,ESR} = \Delta I_L \times ESR$$

$$V_{RIPPLE,CAP} = \frac{\Delta I_L}{8 \times C_{OUT} \times f_{SW}}$$

The measured capacitive ripple might be higher than the theoretical value because the effective capacitance for ceramic capacitors decreases with the voltage across its terminals. The voltage derating is usually included as a chart in the capacitor datasheet, and the ripple can be recalculated after taking the target output voltage into account.

#### Feedforward Capacitor CFF

The device integrates the compensation components to achieve good stability and fast transient responses. In some applications, adding a ceramic capacitor (feedforward capacitor  $C_{FF}$ ) in parallel with  $R_H$  may further speed up the load transient response. Note that when the output LC parameter is large, the feedforward capacitor can be increased for providing sufficient ripple to FB for small output ripple and good transient behavior.



Figure 7. Feedforward Network



### **Application Schematic** (SY81106/SY81106E, Vout = 3.3V)



SY81106ADT/SY81106EADT

Figure 8. Schematic Diagram

### **BOM List**

| Reference Designator               | Description                     | Part Number        | Manufacturer |
|------------------------------------|---------------------------------|--------------------|--------------|
| C <sub>IN1</sub>                   | 47µF/50V Electrolytic Capacitor |                    |              |
| C <sub>IN2</sub>                   | 10μF/50V/X5R, 1206              | GRM31CR61H106KA12L | mμRata       |
| C <sub>IN3</sub> , C <sub>BS</sub> | 0.1µF/50V/X5R, 0603             | GRM188R61H104KA93D | mµRata       |
| C <sub>OUT1</sub>                  | 22µF/16V/X5R, 1206              | GRM31CR61C226ME15L | mµRata       |
| Соит2                              | 10μF/16V/X5R, 1206              | GRM319R61C106KE15D | mμRata       |
| Cff                                | 47pF/50V/C0G, 0603              | GRM1885C1H470JA01D | mµRata       |
| L                                  | 3.3µH/inductor, 7.3A            | SPM6530T-3R3M      | TDK          |
| RH, RPG                            | 100kΩ, 1%, 0603                 |                    |              |
| RL                                 | 22.1kΩ, 1%, 0603                |                    |              |
| Renh                               | 10kΩ, 1%, 0603                  |                    |              |
| R <sub>ENL</sub>                   | 1MΩ, 1%, 0603                   |                    |              |

# **Recommend Component Values for Typical Applications**

| V <sub>OUT</sub> (V) | R <sub>H</sub> (kΩ) | $R_L(k\Omega)$ | C <sub>FF</sub> (pF) | L/Part Number       | C <sub>OUT</sub>                             |
|----------------------|---------------------|----------------|----------------------|---------------------|----------------------------------------------|
| 1.2                  | 100                 | 100            | 10                   | 2.2µH/SPM6530T-2R2M | 1×22µF/16V/X5R, 1206<br>1×10µF/16V/X5R, 1206 |
|                      |                     |                |                      |                     | 1×10µF/16V/X5R, 1206                         |
| 1.8                  | 100                 | 49.9           | 22                   | 2.2µH/SPM6530T-2R2M | 1×10µF/16V/X5R, 1206                         |
| 3.3                  | 100                 | 22.1           | 47                   | 3.3µH/SPM6530T-3R3M | 1×22µF/16V/X5R, 1206                         |
|                      |                     |                |                      |                     | 1×10µF/16V/X5R, 1206                         |
| 5                    | 100                 | 13.7           | 100                  | 4.7µH/PCMB104T-4R7  | 1×22μF/16V/X5R, 1206<br>1×10μF/16V/X5R, 1206 |





### **Layout Design**

Follow these PCB layout guidelines for optimal performance and thermal dissipation:

**Input Capacitors:** Place the input capacitors very close to IN and GND pins, minimizing the loop formed by these connections. The input capacitor should be connected to the IN and GND pins using a wide copper area.

**Output Capacitors:** Connect the C<sub>OUT</sub> negative terminal to the GND pin using wide copper traces instead of vias, in order to achieve better accuracy and stability of the output voltage.

**Feedback Network:** Place the feedback components (R<sub>H</sub>, R<sub>L</sub> and C<sub>FF</sub>) as close to the FB pin as possible. Avoid routing the feedback line near LX, or other high-frequency signals as it is noise-sensitive. Use a Kelvin connection to connect with  $C_{OUT}$  rather than the inductor output terminal.

**LX Connection:** Keep the LX area small to prevent excessive EMI, while providing a wide copper trace to minimize parasitic resistance and inductance.

**BS Capacitor:** Place the BS capacitor on the **same** layer as the device, keep the BS voltage path (BS, LX and CBS) as short as possible.

**EN Signal:** It is not recommended to connect EN pin directly to  $V_{IN}$  or another voltage source. A resistor in a range of  $1k\Omega$  to  $1M\Omega$  should be used if EN pin is pulled high.

**GND Vias:** Place an adequate number of vias on the GND layer around the device for better thermal performance. The exposed GND pad should be connected to a copper area larger than its size. Place multiple GND vias on it for heat dissipation.

**PCB Board:** To achieve the best thermal and noise performance, maximize the PCB copper area connecting to the GND pin. A ground plane is highly recommended if possible. Connect the ground pad to a large copper area to enhance thermal performance.



SY81106xADT Figure9. Suggested PCB Layout



### Package Outline & PCB Layout

### **TSOT23-6**





Top view

Side view





Front view

**Recommended Pad Layout** 



### **Taping & Reel Specification**

### **TSOT23-6**

### 1. Taping orientation



### Feeding direction -----

### 2. Carrier Tape & Reel specification for packages



| Package types | Tape width (mm) | Pocket pitch(mm) | Reel size<br>(Inch) | Trailer<br>length(mm) | Leader length<br>(mm) | Qty per reel |
|---------------|-----------------|------------------|---------------------|-----------------------|-----------------------|--------------|
| TSOT23-6      | 8               | 4                | 7                   | 400                   | 160                   | 3000         |





### **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, however, not warrantied. Please make sure that you have the latest revision.

| Date        | Revision | Change          | Pages changed |
|-------------|----------|-----------------|---------------|
| May 5, 2025 | 1.0      | Initial Release | -             |



### **IMPORTANT NOTICE**

- 1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.
- 2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.
- 3. **Limited warranty and liability.** Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.
- 4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.
- 5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.
- 6. **No offer to sell or license**. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

© 2025 Silergy Corp.

All Rights Reserved.