

### High Efficiency, 15A Synchronous Step Up Regulator with Accurate Output Current Limit

### **General Description**

The SY21225 is a high efficiency synchronous boost regulator with programmable output current limit. The device uses adaptive constant off time and current mode control. The integrated low  $R_{DS(ON)}$  switches minimize the conduction loss.

The SY21225 features cycle-by-cycle peak current limit, output short circuit protection and true shutdown. The device also provides enable control and a power good indicator which can be used for system power sequencing. Low output voltage ripple and small external inductor and capacitor sizes can be achieved with a resistor programmable pseudo-constant frequency.

The SY21225 is available in a 4 mm x 4mm QFN package.

#### Features

- Input Voltage Range: 4.5-30V
- Programmable Pseudo-Constant Frequency 200kHz to 1MHz
- Low R<sub>DS(ON)</sub> Internal Switches Main FET: 16mΩ Rectifier FET: 18mΩ Disconnect FET: 18mΩ
- True Shutdown Function
- Programmable Output Current Limit
- Internal Soft-start Limits the Inrush Current
- Input Voltage UVLO
- Over Temperature Protection
- Over Voltage Protection
- Output Short Circuit Protection
- Minimum ON Time: 100ns typical
- Minimum OFF Time: 120ns typical

### **Applications**

- Power Bank
- High Power AP



#### Figure 1. Schematic Diagram

Figure2. Efficiency vs. Load Current

### **Typical Applications**



### **Ordering Information**

| Ordering<br>Part Number | Package Type                                    | Top Mark       |
|-------------------------|-------------------------------------------------|----------------|
| SY21225RDC              | QFN4×4-18<br>RoHS Compliant and Halogen<br>Free | AVZ <i>xyz</i> |

x=year code, y=week code, z= lot number code

### Pinout (top view)



### **Pin Description**

| Pin Name | Pin<br>Number | Pin Description                                                                                                                                                                 |  |  |
|----------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| OUT      | 1,9           | The Boost converter output pin.                                                                                                                                                 |  |  |
| BD       | 2,8           | Connect to the Drain of internal Disconnect FET. Bypass at least a 4.7µF ceramic capacitor to PGND.                                                                             |  |  |
| PGND     | 3,4,5         | Power ground pin.                                                                                                                                                               |  |  |
| LX       | 6,7           | Inductor node. Connect an inductor from power input to the LX pin.                                                                                                              |  |  |
| BS       | 10            | Boot-strap pin. Supply Rectified FET's gate driver. Connect a $0.1\mu$ F ceramic capacitor between the BS pin and the LX pin.                                                   |  |  |
| EN       | 11            | Enable control. Pull high to turn on the IC. Do not leave it floating.                                                                                                          |  |  |
| PG       | 12            | Power good indicator. Open drain output, driven low when the output < 90% of the target regulation voltage, high impendence otherwise.                                          |  |  |
| SVIN     | 13            | Device power supply pin. Decouple this pin to the SGND pin with a $2.2\mu$ F ceramic capacitor.                                                                                 |  |  |
| SGND     | 14            | Signal ground pin.                                                                                                                                                              |  |  |
| ILIM     | 15            | Output current limit program pin. Connect a resistor $R_{\text{LIM}}$ from this pin to SGND to program output current limitation threshold.<br>ILIM(A)=30(V)/ RLIM(k $\Omega$ ) |  |  |
| FS       | 16            | Switching frequency configuration pin. Connect a resistor from this pin to ground to program the switching frequency. $f_{SW}(kHz)=1.4\times10^6/R_{FS}(\Omega)^{0.645}$ .      |  |  |
| COMP     | 17            | Loop compensation pin. Connect a RC network across this pin and ground to stabilize the control loop.                                                                           |  |  |
| FB       | 18            | Feedback pin. Connect to the center of resistor voltage divider to program the output voltage: $V_{OUT}=1Vx(R_1/R_2+1)$                                                         |  |  |



### **Block Diagram**



Figure3. Block Diagram

### **Absolute Maximum Ratings**

| Parameter (Note1)                         | Min  | Max | Unit |
|-------------------------------------------|------|-----|------|
| SVIN, LX, EN, ILIM, OUT, BD, FS, PG, COMP | -0.3 | 33  |      |
| FB, BS-LX                                 | -0.3 | 4   | V    |
| LX, 10ns Duration                         | -3.5 | 36  |      |
| Lead Temperature (Soldering, 10 sec.)     |      | 260 |      |
| Junction Temperature, Operating           | -40  | 150 | °C   |
| Storage Temperature                       | -65  | 150 |      |

### **Thermal Information**

| Parameter (Note2)                                      | Тур | Unit |
|--------------------------------------------------------|-----|------|
| θ <sub>JA</sub> Junction-to-ambient Thermal Resistance | 30  | °C/W |
| θ <sub>JC</sub> Junction-to-case Thermal Resistance    | 3.2 | C/VV |
| $P_D$ Power Dissipation $T_A=25^{\circ}C$              | 3.4 | W    |

### **Recommended Operating Conditions**

| Parameter (Note3)               | Min | Max | Unit |
|---------------------------------|-----|-----|------|
| SVIN                            | 4.5 | 30  | V    |
| Junction Temperature, Operating | -40 | 125 | ŝ    |
| Ambient Temperature             | -40 | 85  |      |



### **Electrical Characteristics**

| ( | VIN =5V, VOUT=12V | Iоuт=100mA | $T_{A} = 25^{\circ}C$ | unless | otherwise s | pecified) |  |
|---|-------------------|------------|-----------------------|--------|-------------|-----------|--|
|   |                   |            |                       |        |             |           |  |

| Parameter                                 | Symbol                | Test Conditions               | Min   | Тур  | Max   | Unit       |
|-------------------------------------------|-----------------------|-------------------------------|-------|------|-------|------------|
| Input Voltage Range                       | VIN                   |                               | 4.5   |      | 30    | V          |
| Input UVLO Threshold                      | Vuvlo                 |                               |       | 4    | 4.35  | V          |
| UVLO Hysteresis                           | V <sub>HYS</sub>      |                               |       | 0.2  |       | V          |
| Quiescent Current                         | lq                    | Vout=13V                      |       |      | 230   | μA         |
| Shutdown Current                          | ISHDN                 | EN=0                          |       |      | 5     | μA         |
| Feedback Reference Voltage                | V <sub>REF</sub>      |                               | 0.985 | 1    | 1.015 | V          |
| FB Input Current                          | I <sub>FB</sub>       | V <sub>FB</sub> =2V           | -50   |      | 50    | nA         |
| Main FET RON                              | Rds(on),m             |                               |       | 16   |       | mΩ         |
| Rectifier FET RON                         | RDS(ON),R             |                               |       | 18   |       | mΩ         |
| Disconnect FET RON                        | RDS(ON),D             |                               |       | 18   |       | mΩ         |
| EN Rising Threshold                       | V <sub>ENH</sub>      |                               | 1.5   |      |       | V          |
| EN Falling Threshold                      | VENL                  |                               |       |      | 0.4   | V          |
| Min ON Time                               | ton,min               |                               |       | 100  |       | ns         |
| Min OFF Time                              | t <sub>OFF,MIN</sub>  |                               |       | 120  |       | ns         |
| Switching Frequency                       | fsw                   | R <sub>FS</sub> =390kΩ        |       | 345  |       | kHz        |
| Switching Frequency Programmable Range    |                       |                               | 200   |      | 1000  | kHz        |
| Power Good Threshold                      | V <sub>PG</sub>       | V <sub>FB</sub> Rising (Good) |       | 90   |       | $%V_{REF}$ |
| Power Good Hysteresis                     | V <sub>PG,HYS</sub>   |                               |       | 2.5  |       | $%V_{REF}$ |
|                                           | tpg,rising            | Low to high                   |       | 40   |       | μs         |
| Power Good Delay                          | tpg,falling           | High to low                   |       | 30   |       | μs         |
| Power Good Output Low                     | VPGL                  | I <sub>PG</sub> =4mA          |       | 0.15 |       | V          |
| BD Over Voltage Threshold                 | Vovp                  | V <sub>FB</sub> Rising        | 31    |      |       | V          |
| BD Over Voltage Hysteresis                | V <sub>OVP,HYS</sub>  |                               |       | 0.5  |       | V          |
| BD OVP Delay                              | tovp, dly             |                               |       | 5    |       | μs         |
| Output Under Voltage Protection Threshold | VUVP                  |                               |       | 2    |       | V          |
| Output UVP Delay                          | t <sub>UVP, DLY</sub> |                               |       | 2    |       | us         |
| Hic-cup ON Time                           | tuvp, on              |                               |       | 2    |       | ms         |
| Hic-cup OFF Time                          | tuvp, off             |                               |       | 12   |       | ms         |
| Main N-FET Current Limit                  | I <sub>LIM,PEAK</sub> |                               | 15    |      | 21    | А          |
| Output Current Limit Programmable Range   | ILIM,OUT              |                               | 1     |      | 4     | А          |
| Output Current Limit Accuracy             | ILMT,ACC              |                               | -25   |      | 25    | %          |
| Output Current Limit Reference Voltage    | V <sub>LIM</sub>      |                               |       | 1    |       | V          |
| Error Amplifier Trans-conductance         | <b>g</b> m            |                               |       | 100  |       | μS         |
| Current Sense Gain                        | Ri                    |                               |       | 75   |       | mΩ         |
| Thermal Shutdown Temperature              | T <sub>SD</sub>       |                               |       | 150  |       | °C         |
| Thermal Shutdown Hysteresis               | T <sub>HYS</sub>      |                               |       | 15   |       | °C         |



**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

**Note 2**:  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}C$  on a two-layer Silergy Evaluation Board.

**Note 3:** The device is not guaranteed to function outside its operating conditions.



### **Typical Performance Characteristics**

(T<sub>A</sub>= 25°C, V<sub>OUT</sub> = 12V,  $f_{SW}$ =350kHz, L = 2.2µH, C<sub>OUT</sub>= 44µF, unless otherwise specified.)



Load Current (A)





Time (40µs/div)



Time (4ms/div)



Time (200µs/div)



Time (2µs/div)



Time (400µs/div)





Time (4ms/div)



Time (4ms/div)



Time (2ms/div)



Time (4ms/div)



### **Applications Information**

The following paragraphs provide information on the selection of the input capacitor  $C_{IN}$ , the output capacitor  $C_{OUT}$ , the output current limiting resistor  $R_{LIM}$ , the switching frequency programming resistor  $R_{FS}$ , the inductor L and the feedback resistors ( $R_1$  and  $R_2$ ).

#### Feedback Resistor divider R1 and R2

Choose  $R_1$  and  $R_2$  to program the proper output voltage. To minimize the power consumption under light load, it is desirable to choose large resistance values for both  $R_1$ and  $R_2$ . A value between 10k and 1M is recommended for both resistors. If  $R_1$ =200k is chosen, then  $R_2$  can be calculated to be:



#### Input Capacitor CIN

The ripple current through input capacitor is calculated as:

$$I_{\text{CIN\_RMS}} = \frac{V_{\text{IN}} \times (V_{\text{OUT}} - V_{\text{IN}})}{2\sqrt{3} \times L \times f_{\text{SW}} \times V_{\text{OUT}}} (A)$$

To minimize the system switching noise, place a typical X5R or better grade ceramic capacitor close to the inductor and PGND pin. Care should be taken to minimize the loop area formed by CIN, VIN, and the PGND pins. A  $10\mu$ F low ESR ceramic capacitor is recommended for most applications.

#### Input Capacitor Csvin

The SVIN capacitor must be placed close to the SVIN and SGND pins. Care should be taken to minimize the loop area formed by the capacitor and the SVIN/SGND pins. A  $2.2\mu$ F low ESR ceramic capacitor is recommended for most applications.

Adding the resistor RSVIN with a value of 10  $\Omega$  between the VIN pin and the device power input SVIN is recommended.

#### Boost Output Capacitor CBD and Disconnection FET Output Capacitor Cout

The Boost Output capacitor  $C_{BD}$  and disconnection FET Output capacitor  $C_{OUT}$  are selected to handle the output ripple noise requirements. Both steady state ripple and

transient requirements must be taken into account when selecting these capacitors. For the best performance, it is recommended to use a X5R or better grade ceramic capacitors with 25V rating and more than  $22\mu$ F capacitance.

#### Boost Inductor L

There are several considerations in choosing this inductor.

 Choose the inductance to provide the desired ripple current. It is suggested to choose the ripple current to be about 40% of the maximum average input current. The inductance is calculated as:

$$L = \left(\frac{V_{IN}}{V_{OUT}}\right)^2 \frac{(V_{OUT} - V_{IN})}{f_{SW} \times I_{OUT\_MAX} \times 40\%} (H)$$

Where  $f_{\text{SW}}$  is the switching frequency and  $I_{\text{OUT\_MAX}}$  is the maximum load current.

The SY21225 regulator is less sensitive to the ripple current variations. Consequently, the final choice of inductance can be slightly different than the calculated value without significantly impacting the performance.

2) The saturation current rating of an inductor must be selected to guarantee an adequate margin to the peak inductor current under full load conditions.

$$I_{SAT, MIN} > \left(\frac{V_{OUT}}{V_{IN}}\right) \times I_{OUT, MAX} + \frac{V_{IN}(V_{OUT} - V_{IN})}{2 \times f_{SW} \times L \times V_{OUT}}$$

3) The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency requirements. It is desirable to choose an inductor with DCR<10m $\Omega$  to achieve a good overall efficiency.

#### Switching Frequency

The switching frequency of the SY21225 in CCM can be programmed by adjusting the external resistor  $R_{FS}$  connected to FS pin:

 $f_{SW}(kHz)=1.4 \times 10^{6}/R_{FS}(\Omega)^{0.645}$ .

Under light load conditions, the SY21225 linearly reduces the switching frequency to maintain overall high efficiency.

#### Enable Operation

Pulling the EN pin low (<0.4V) disables the device operation. Driving the EN pin high (>1.5V) turns on the device, and a soft start cycle is initiated.



#### Power Good Indication

PG is an open-drain output pin. The output is driven low if the output voltage is lower than 90% of the regulation target. Otherwise this pin will go into high impedance state.

#### **External Bootstrap Capacitor**

This capacitor provides the gate driver voltage for the internal rectifier switch. A 100nF low ESR ceramic capacitor connected between the BS and the LX pins is recommended.



#### **Output Current Limit**

The SY21225 senses the Disconnect FET current which is fed to the ILIM pin. Simultaneously, a resistor on ILIM converts this current signal to a voltage signal that is fed to the negative input of the current-limit error amplifier. The current-limit amplifier output clamps VCOMP if the output current signal is higher than the current limit threshold. As a result, the output current is limited by the internal COMP signal, and the output voltage decreases.



 $C_{\text{LIM}}$  is used for current limit signal filtering. A 10pF ceramic capacitor is recommended.  $R_{\text{LIM}}$  is used for output current limit setting. The output current limit can be programmed using the following the equation:  $I_{\text{LIM}}(A)=30(V)/R_{\text{LIM}}(k\Omega)$ .

#### **Short-circuit Protection**

The SY21225 integrates a hic-cup mode short circuit protection function. If the device is operated in current limit continuously and  $V_{OUT}$  drops below 2V, the short-circuit protection mode will be initiated. The device will shut down for approximately 12ms, and then restart with a complete soft-start cycle that is approximately 2ms. The device operates in this state until the short condition disappears.

#### Main FET Current Limit

The SY21225 provides a fixed cycle-by-cycle switching peak current limit. During each cycle, the internal current sensing circuit monitors the Main FET current. When the sensed current reaches the 15A (typ.) current limit, the Main FET turns off.

#### **Over-temperature Protection (OTP)**

The SY21225 includes over-temperature protection (OTP) circuitry to prevent overheating due to excessive power dissipation. This will shut down switching operation when the junction temperature exceeds 150°C. Once the junction temperature cools down by approximately 15°C the IC will resume normal operation after a complete soft-start cycle. For continuous operation, provide adequate cooling so that the junction temperature does not exceed the OTP threshold.

#### Loop Compensation

The SY21225 incorporates constant off time current mode control scheme. The current mode control scheme has two feedback loops. The inner current loop does not require any external compensation component. The outer voltage loop is compensated using external components.

In most applications, a Type 2 or Type 2a compensation networks shown below can be used to stabilize the voltage loop. The Type 2 is the most widely used and is recommended for power stages lagging down to -90° and where the voltage increase caused by the output capacitor ESR must be canceled. Type 2a is used in cases where the output capacitor ESR effect can be neglected.



The steps below can be used to calculate the value of external components for voltage loop compensation.

1. Select the crossover frequency fc of the closed loop. It is recommended that the crossover frequency is chosen to be the minimum value of 1/5 of right half plane zero



 $(f_{\mathsf{RHPZ}})$  and 1/10 of switching frequency for a tradeoff between stability and transient response of the system. The system has faster response at higher crossover frequencies.

$$f_{RHPZ} = \frac{(1 - D_{MAX})^2 \times V_{OUT}}{2\pi \times L \times I_{OUT}}$$

2. Select a Rz value of the R-C series combination connected to the COMP pin.

$$R_{Z} = \frac{V_{OUT}}{g_{m} \times G_{fc} \times V_{REF}}$$

Where  $g_m$  is the error amplifier trans-conductance, which is typically 100uS;  $G_{fc}$  is gain of the power stage at crossover frequency.

$$G_{fc} = \frac{(1 - D_{MAX})}{2\pi \times fc \times C_{OUT} \times R_{i}}$$

Where  $R_i$  is the current sense gain, which is typically  $75m\Omega.$ 

3. Select a Cz value of the R-C series combination connected to the COMP pin. The compensation zero decides phase margin at the crossover frequency. Place

a compensation zero at or before the dominant pole of RL and Co. RL is the load resistance, which equals to V\_OUT/I\_OUT.

$$\mathbf{C}_{\mathrm{Z}} \!=\! \frac{\mathbf{V}_{\mathrm{OUT}} \!\times\! \mathbf{C}_{\mathrm{OUT}}}{\mathbf{I}_{\mathrm{OUT}} \!\times\! \mathbf{R}_{\mathrm{Z}}}$$

4. A high frequency pole is recommended to attenuate the high frequency noise. Place this pole to cancel the ESR zero of  $C_{OUT}$ 

$$C_{P} = \frac{R_{ESR} \times C_{O}}{R_{Z}}$$

#### Soft Start Circuit

The SY21225 includes a soft-start circuit that is used to limit the in-rush current during the device power up sequence. Using the recommended output capacitors for the BD and OUT pins the typical soft-start time is about 2ms. When larger capacitance and output current are used on the output, the soft-start time will proportionally increase.



## Typical Design Typical Schematic



#### **Design Specifications**

| Input Voltage (V) | Output Voltage (V) | Output Current Limit (A) |
|-------------------|--------------------|--------------------------|
| 4.5-10            | 12                 | 3                        |

### **BOM List**

| Reference Designator                                                                | Description                       | Part Number    | Manufacturer |
|-------------------------------------------------------------------------------------|-----------------------------------|----------------|--------------|
| C <sub>1</sub>                                                                      | 220µF/35V, Electrolytic Capacitor |                |              |
| C <sub>3</sub> , C <sub>5</sub> , C <sub>6</sub> , C <sub>7</sub> , C <sub>11</sub> | 22µF/25V.1206                     | C3216X5R1E226M |              |
| C4                                                                                  | 2.2µF/25V, 1206                   | C3216X7R1E225K |              |
| C <sub>8</sub>                                                                      | 100nF/50V, 0603                   | C1608X7R1H104K |              |
| C <sub>9</sub>                                                                      | 1nF/50V, 0603                     | C1608C0G1H102J |              |
| C <sub>10</sub>                                                                     | 22pF/50V, 0603                    | C1608C0G1H220J |              |
| C <sub>13</sub>                                                                     | 10pF/50V,0603                     | C1608C0G1H100D |              |
| R <sub>1</sub>                                                                      | 110kΩ, 0603                       |                |              |
| R <sub>2</sub>                                                                      | 10kΩ, 0603                        |                |              |
| R <sub>3</sub>                                                                      | 100kΩ, 0603                       |                |              |
| R <sub>4</sub>                                                                      | 1ΜΩ, 0603                         |                |              |
| $R_5$                                                                               | 7.5kΩ, 0603                       |                |              |
| R <sub>6</sub>                                                                      | 30kΩ, 0603                        |                |              |
| R <sub>8</sub>                                                                      | 10Ω, 0603                         |                |              |
| R <sub>9</sub>                                                                      | 390kΩ, 0603                       |                |              |
| L <sub>1</sub>                                                                      | 2.2µH/12A                         | PIMB104T-2R2MS |              |

### **Recommend Table for Typical Applications**

| V <sub>OUT</sub> (V) | R <sub>H</sub> (kΩ) | R <sub>L</sub> (kΩ) | <b>L(</b> μH) | C <sub>OUT</sub>    |
|----------------------|---------------------|---------------------|---------------|---------------------|
| 12                   | 110                 | 10                  | 2.2           | 2*22µF/25V/X7R,1206 |
| 24                   | 230                 | 10                  | 2.2           | 2*22µF/25V/X7R,1206 |



### Layout Design

To achieve a higher efficiency and better noise immunity, following components should be placed close to the IC:  $C_{IN}$ ,  $C_{BD}$ ,  $C_{OUT}$ , L, R<sub>1</sub> and R<sub>2</sub>.

- It is desirable to maximize the PCB copper area connecting to PGND pin to achieve a better thermal performance and noise immunity. A designated ground plane layer is highly recommended.
- 2)  $C_{SVIN}$  must be close to SVIN and SGND pins. The loop area formed by  $C_{SVIN}$ , SVIN and SGND pins must be minimized.
- 3)  $C_{BD}$  must be close to BD and the PGND pins. The loop area formed by  $C_{BD}$ , BD and the PGND pins must be minimized.

- 4) The PCB copper area associated with the LX pin must be minimized to improve the noise immunity.
- 5) The components R<sub>1</sub> and R<sub>2</sub> and the trace connecting to the FB pin must NOT be adjacent to the LX node on the PCB layout to minimize the noise coupling to FB pin.
- 6) If the system chip interfacing with the EN pin has a high impedance state at shutdown mode and the SVIN pin is connected directly to a power source such as a Li-Ion battery, it is desirable to add a pull-down  $1M\Omega$  resistor across the EN and SGND pins to prevent noise from falsely turning on the regulator while in shutdown mode.



Figure 4. PCB Layout Suggestion







Notes: All dimensions in millimeter and exclude mold flash & metal burr; The center of PCB diagram refers to chip body center.



### **Taping & Reel Specification**

## 1. Taping orientation



2. Carrier Tape & Reel specification for packages



| Package | Tape width | Pocket    | Reel size | Trailer    | Leader length | Qty per |
|---------|------------|-----------|-----------|------------|---------------|---------|
| types   | (mm)       | pitch(mm) | (Inch)    | length(mm) | (mm)          | reel    |
| QFN4×4  | 12         | 8         | 13"       | 400        | 400           | 5000    |

### 3. Others: NA



### **Revision History**

The revision history provided is for informational purpose only and is believed to be accurate, however, not warranted. Please make sure that you have the latest revision.

| Date         | Revision     | Change                             |
|--------------|--------------|------------------------------------|
| Apr.20, 2023 | Revision 1.0 | Language improvements for clarity. |
| Nov.05, 2019 | Revision 0.9 | Initial Release                    |



#### **IMPORTANT NOTICE**

1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.

2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.

3. Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.

4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of a Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.

6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

© 2019 Silergy Corp.

All Rights Reserved.