

High Integrated 1-Cell Switching Charger With USB Compliance and USB-OTG Function

## **General Description**

The SY20716 is a high efficiency Buck mode switching charger for 1-cell Li-ion and Li-polymer battery. The SY20716 provides a high integrated solution for the portable device. It integrates the blocking FET, the power FETs, the input current sensing circuits and the charger controller. It is fully USB compliant to minimize the charge time when it is supplied from a USB port. The SY20716 also supports USB OTG with the integrated Boost regulator.

Three internal DACs are used as the reference of battery voltage, battery charge current and adapter input current limit, and programmed by host using  $I^2C$ . The adaptive input current limit allows the maximum charge current to minimize the charge time and prevent input source overloading.

The SY20716 is available in CSP1.93x2.05-20 package to allow small PCB footprint.

## **Ordering Information**



| Ordering Number | Package type    | Note |
|-----------------|-----------------|------|
| SY20716PPC      | CSP1.93x2.05-20 |      |

## Applications

- PADs
- Smart Phones
- Portable Equipment with Rechargeable Batteries
- Battery Back-up Systems

## Features

- High Integrated and High Efficiency
- Up to 1.25A Charge Current ( $68m\Omega R_{SEN}$ )
- Up to 1.55A Charge Current (55m $\Omega$  R<sub>SEN</sub>)
- Up to 18V Absolute Maximum Input Voltage
- 6V Maximum Operating Input Voltage
- Adaptive Input Current Limit
- ±5% Input Current Limit Accuracy@500mA
- ±0.5% Charge Voltage Accuracy
- I<sup>2</sup>C Controls(up to 3.4Mbps)
  - -- Battery Charge Voltage (3.5V 4.44V)
  - -- Battery Charge Current (550mA -

#### 1.25A)

- -- Termination Current (50mA 400mA)
- -- Battery Weak Voltage (3.4V 3.7V)
- -- Input Current Limit
- -- VBUS Threshold for Adaptive Input

Current

- -- Low Charge Current Mode Enable And Disable
  - -- Termination Enable and Disable
- Integrated Loop Compensation
- Internal Soft-start
- Bad Adapter Detection and Rejection
- 3MHz Switching Frequency
- Automatical High Impedance Mode for Low Power Consumption
- 5V,1A Boost Mode for USB OTG
- CSP1.93x2.05-20 Package
- Spread Spectrum Control for Improved EMI Performance
- Factory Test-Mode for GSM Calibration without a Battery



# **Typical Applications**



## **Pinout (top view)**





| Pin Name | me Pin NO. Pin Description |                                                                                                                 |
|----------|----------------------------|-----------------------------------------------------------------------------------------------------------------|
| VBUS     | A1,A2                      | Charger input voltage.                                                                                          |
| BST      | A3                         | High side power MOSFET driver power supply.                                                                     |
| SCL      | A4                         | I <sup>2</sup> C clock input. Connect an external pull-up resistor according to I <sup>2</sup> C specification. |
| PMID     | B1,B2,B3                   | Buck converter input point. Bypass it with a minimum of $4.7\mu$ F ceramic capacitor to GND.                    |



| SDA  | B4       | I <sup>2</sup> C data I/O. Open-drain output. Connect an external pull-up resistor according to I <sup>2</sup> C specification.                                                 |
|------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LX   | C1,C2,C3 | Switching node.                                                                                                                                                                 |
| STAT | C4       | Open drain output for charge status indicator. Pull low during charging.                                                                                                        |
| GND  | D1,D2,D3 | Ground pins.                                                                                                                                                                    |
| OTG  | D4       | Enable Boost regulator with OTG_Enable and OTG_Level_Select bits. During faults, a 128us pulse is sent out. On VBUS POR, this pin sets the input current limit in default mode. |
| ISEN | E1       | Battery charging current sense positive input.                                                                                                                                  |
| ENB  | E2       | Charge enable pin. Active low enables the charger.                                                                                                                              |
| VDD  | E3       | LDO output for converter power MOSFETs driver. Connect a 1uF ceramic capacitor at least to GND.                                                                                 |
| BAT  | E4       | Battery charging current sense negative input and battery voltage sense input.                                                                                                  |

## Absolute Maximum Ratings (Note 1)

| VBUS, PMID, STAT, SCL, SDA, OTG, ENB, ISEN, BAT |                                     |
|-------------------------------------------------|-------------------------------------|
| LX                                              | 2V  to  +18V                        |
| VDD, BST-LX                                     | 0.3V to 3.6V                        |
| ISEN-BAT                                        | 0.5V to +0.5V                       |
| Package Thermal Resistance (Notes 2)            |                                     |
| CSP1.93x2.05, θ <sub>JA</sub>                   | 85 °C/W                             |
| Junction Temperature Range                      | $-40^{\circ}$ C to $+150^{\circ}$ C |
| Storage Temperature                             | $-65^{\circ}C$ to $+150^{\circ}C$   |
| Lead Temperature (Soldering, 10s)               | +260°C                              |

## Recommended Operating Conditions (Note 3)

| VBUS, PMID, STAT, SCL, SDA, OTG, ENB, ISEN, BAT, LX | 0.3V to 6V     |
|-----------------------------------------------------|----------------|
| VDD, BST-LX                                         |                |
| ISEN-BAT                                            |                |
| Junction Temperature Range                          | 0.0 1 10 0.0 1 |
| Ambient Temperature Range                           |                |
| Amblent Temperature Range                           | 40 C to 85 C   |



## **Electrical Characteristics**

 $(V_{VBUS} = 5V, ENB=0, 68m\Omega$  sense resistor between ISEN and BAT pins, T<sub>J</sub>=25°C, unless otherwise noted)

| Parameter                                                            | Symbol                                         | Test Conditions                                  | Min  | Тур | Max  | Unit |
|----------------------------------------------------------------------|------------------------------------------------|--------------------------------------------------|------|-----|------|------|
| Charge Opera                                                         | ting Conditions                                |                                                  |      | •   |      |      |
| V <sub>VBUS</sub>                                                    | VBUS Input Voltage Range                       |                                                  | 4    |     | 6    | V    |
| V <sub>VBUS_UVLO</sub>                                               | VBUS under Voltage Lockout                     | V <sub>VBUS</sub> rising edge                    | 3.05 | 3.3 | 3.55 | V    |
| Vvbus_uvlo_hys                                                       | VBUS under Voltage Lockout<br>Hysteresis       | V <sub>VBUS</sub> falling edge                   |      | 150 |      | mV   |
| V <sub>INOV</sub>                                                    | Input over Voltage                             | V <sub>VBUS</sub> rising edge                    |      | 6.5 |      | V    |
| VINOV_HYS                                                            | Input over Voltage Hysteresis                  | V <sub>VBUS</sub> falling edge                   |      | 170 |      | mV   |
| Ivbus                                                                | VBUS Supply Current Control                    | V <sub>VBUS</sub> = 5V, PWM not switching        |      |     | 1.5  | mA   |
| Charge Regula                                                        | ation Range and Accuracy                       |                                                  |      |     |      |      |
| VBAT_REG                                                             | Charge Voltage Regulation<br>Range             | Battery voltage                                  | 3.5  |     | 4.44 | V    |
| VBAT_REG_ACC                                                         | Charge Voltage Regulation<br>Accuracy          | T <sub>J</sub> =25°C                             | -0.5 |     | 0.5  | %    |
| I <sub>CHG_REG</sub>                                                 | Charge Current Regulation<br>Range             | 68mΩ sense resistor                              | 550  |     | 1250 | mA   |
| Ichg_reg                                                             | Charge Current Regulation<br>Range             | $55 \mathrm{m}\Omega$ sense resistor             | 608  |     | 1550 | mA   |
| Ichg_low                                                             | Low Charge Current                             | Vshort≤Vbat≤Vbat_reg,<br>Low_Charge=1            |      | 325 | 350  | mA   |
| T                                                                    | Charge Current Reference                       | Low_Charge=0,<br>I <sub>CHG</sub> _Reference=000 | 36.8 |     | 39.4 | mV   |
| I <sub>CHG_ACC</sub>                                                 | Voltage                                        | Low_Charge=0,<br>I <sub>CHG</sub> _Reference=011 | 57.2 |     | 60.5 | mV   |
| Vrch                                                                 | Battery Voltage Drop for<br>Recharge Threshold | $V_{RCH} = V_{BAT_{REG}} - V_{BAT}$              | 90   | 120 | 150  | mV   |
| trechg                                                               | Recharge Deglitch Time                         | VBAT falls below threshold                       |      | 130 |      | ms   |
| Interne                                                              | Input Current Limit A                          | USB 100mA                                        | 83   |     | 97   | mA   |
| I <sub>IN_LIM</sub>                                                  | Input Current Limit Accuracy                   | USB 500mA                                        | 450  | 475 | 500  | mA   |
| VIIN_LIM                                                             | VBUS Range for Adaptive Input<br>Current Limit |                                                  |      |     | 4.76 | V    |
| VIN_LIM_ACC         VBUS Voltage Regulation<br>Accuracy         Adap |                                                | Adaptive_IIN_Threshold=100                       | 4.4  |     | 4.58 | V    |
| Charge Termi                                                         | nation                                         |                                                  |      |     |      |      |
| Iterm                                                                | Termination Charge Current<br>Range            | VBAT>VRCH, VVBUS-VBAT>VASD                       | 50   |     | 400  | mA   |
| t <sub>TERM</sub>                                                    | Deglitch Time for Charge<br>Termination        |                                                  |      | 30  |      | ms   |
| T                                                                    | Termination Comment A                          | I <sub>TERM</sub> =100mA                         | -15  |     | 15   | %    |
| I <sub>TERM_ACC</sub>                                                | Termination Current Accuracy                   | I <sub>TERM</sub> =250mA                         | -10  |     | 10   | %    |



| Parameter             | Symbol                                                   | Test Conditions                                                                             | Min  | Тур  | Max  | Unit            |
|-----------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------|------|------|------|-----------------|
| Weak Battery          | <sup>7</sup> Detection                                   |                                                                                             | •    |      |      |                 |
| V <sub>LOWV</sub>     | Weak Battery Voltage Threshold<br>Range                  |                                                                                             | 3.4  |      | 3.7  | v               |
| VLOWV_ACC             | Weak Battery Voltage Accuracy                            |                                                                                             | -5   |      | 5    | %               |
| $V_{LOWV\_HYS}$       | Weak Battery Voltage Hysteresis                          | Battery voltage falling edge                                                                |      | 100  |      | mV              |
| Input Source          | Qualification                                            |                                                                                             |      |      |      |                 |
| VINUV                 | Poor Input Source Voltage                                | V <sub>VBUS</sub> falling edge                                                              | 3.6  | 3.8  | 4.0  | V               |
| V <sub>INUV_HYS</sub> | Poor Input Source Voltage<br>Hysteresis                  | V <sub>VBUS</sub> rising edge                                                               |      | 200  |      | mV              |
| IIN_QUA               | Current Source to GND for Input<br>Source Qualification  | tt During input source qualification                                                        |      | 30   |      | mA              |
| $t_{\rm IN_QUA}$      | Qualification Interval During input source qualification |                                                                                             |      | 2    |      | s               |
| Battery Detec         | tion                                                     |                                                                                             |      |      |      |                 |
| IBAT_DET              | Battery Detection Current Before<br>Charge Done          | Begins after termination detected                                                           |      | -0.5 |      | mA              |
| tbat_det              | Battery Detection Time                                   |                                                                                             |      | 260  |      | ms              |
| Auto Shutdov          | vn                                                       | ·                                                                                           |      |      |      |                 |
| VASD                  | Auto Shutdown Threshold                                  | uto Shutdown Threshold V <sub>VBUS</sub> -V <sub>BAT</sub> falling edge 0                   |      | 80   | 100  | mV              |
| VASD_EXIT             | Exit Auto Shutdown Threshold                             | V <sub>VBUS</sub> -V <sub>BAT</sub> rising edge                                             | 140  | 200  | 260  | mV              |
| VDD                   |                                                          |                                                                                             |      |      |      |                 |
| V <sub>VDD</sub>      | Internal Bias LDO Output                                 | I <sub>VDD</sub> =1mA, C <sub>VDD</sub> =1uF                                                |      | 3.3  |      | V               |
| I <sub>VDD</sub>      | DD VDD Short Circuit Current Limit                       |                                                                                             |      | 100  |      | mA              |
| PWM Conver            | ter                                                      |                                                                                             |      |      |      |                 |
| RON(RBFET)            | Blocking FET Rdson                                       |                                                                                             |      | 180  | 250  | mΩ              |
| Ron(hsfet)            | High Side FET Rdson                                      |                                                                                             |      | 120  | 250  | mΩ              |
| RON(LSFET)            | Low Side FET Rdson                                       |                                                                                             |      | 110  | 210  | mΩ              |
| fsw                   | Swtching Frequency                                       |                                                                                             |      | 3.0  |      | MHz             |
| Charge Mode           | Protection                                               |                                                                                             |      |      |      |                 |
| VBAT_OVP              | Battery OVP                                              | V <sub>BAT</sub> rising edge                                                                | 110  | 117  | 121  | $%V_{BAT\_REG}$ |
| VBAT_OVP_HYS          | Battery OVP Hysteresis                                   | V <sub>BAT</sub> falling edge                                                               |      | 11   |      | $%V_{BAT\_REG}$ |
| ILIM                  | Cycle-by-cycle Current Limit                             |                                                                                             |      | 2.7  |      | А               |
| VSHORT                | Battery Short Threshold                                  | V <sub>BAT</sub> falling edge                                                               | 1.85 | 1.95 | 2.05 | V               |
| VSHORT_HYS            | Battery Short Hysteresis                                 | V <sub>BAT</sub> rising edge                                                                |      | 100  |      | mV              |
| Ishort                | Short Mode Charge Current                                | V <sub>BAT</sub> <v<sub>SHORT</v<sub>                                                       |      | 30   |      | mA              |
| Boost Regulat         | tion and Accuracy                                        |                                                                                             |      |      |      |                 |
| Vvbus_otg             | OTG Output on VBUS                                       |                                                                                             | 4.90 | 5.05 | 5.20 | V               |
| IVBUS_OTG             | Maximum OTG Output Current                               | Vvbus_otg=5.05V                                                                             |      | 1    |      | А               |
| Iotg_lim              | Cycle-by-cycle Current Limit                             | Vvbus_otg=5.05V, 3V <vbat<4.5v< td=""><td></td><td>2.0</td><td></td><td>А</td></vbat<4.5v<> |      | 2.0  |      | А               |



| Parameter            | Symbol                                     | Test Conditions                                       | Min  | Тур | Max   | Unit |  |
|----------------------|--------------------------------------------|-------------------------------------------------------|------|-----|-------|------|--|
| V <sub>OTG_OVP</sub> | OTG Output OVP                             | V <sub>VBUS</sub> rising edge                         |      | 6.0 |       | V    |  |
| Votg_ovp_hys         | OTG Output OVP Hysteresis                  | VvBUS falling edge                                    |      | 160 |       | mV   |  |
| VBAT_MAX             | Battery Voltage Input OVP                  | V <sub>BAT</sub> rising edge                          | 4.75 | 4.9 | 5.05  | V    |  |
| VBAT_MAX_HYS         | Battery Voltage Input OVP<br>Hysteresis    | V <sub>BAT</sub> falling edge                         |      | 200 |       | mV   |  |
| V <sub>BAT_MIN</sub> | Battery Voltage Input UVP                  | V <sub>BAT</sub> rising edge                          |      | 2.9 | 3.05  | V    |  |
| VBAT_MIN_HYS         | Battery Voltage Input UVP<br>Hysteresis    | V <sub>BAT</sub> falling edge                         |      | 400 |       | mV   |  |
|                      | Boost Output Resistance at HI-Z<br>Mode    | ENB=1 or HZ_Mode=1                                    | 300  |     |       | kΩ   |  |
| Thermal Reg          | lation and Thermal Shutdown                |                                                       |      |     |       |      |  |
| T <sub>SD</sub>      | Thermal Shutdown Temperature               | Junction temperature rising edge                      |      | 155 |       | °C   |  |
| T <sub>SD_HYS</sub>  | Thermal Shutdown Temperature<br>Hysteresis | uutdown Temperature Junction temperature falling edge |      | 20  |       | °C   |  |
| T <sub>REG</sub>     | Thermal Regulation Threshold               | n Threshold                                           |      | 120 |       | °C   |  |
| STAT Output          | t                                          |                                                       |      |     |       |      |  |
| Vol                  | Low Level Output Voltage                   | Sink 10mA current                                     |      |     | 0.55  | V    |  |
| Ist                  | Leakage Current                            | Leakage Current 5V on STAT pin                        |      |     | 1     | μΑ   |  |
| Logic Level a        | nd Timing                                  |                                                       |      |     | · · · |      |  |
| VLOW                 | ENB, OTG,SCL,SDA Low Level<br>Threshold    |                                                       |      |     | 0.4   | V    |  |
| Vhigh                | ENB, OTG,SCL,SDA High<br>Level Threshold   |                                                       | 1.2  |     |       | V    |  |
| fscl                 |                                            |                                                       |      |     | 3.4   | MHz  |  |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2:  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}C$  on a low effective four layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard.

Note 3: The device is not guaranteed to function outside its operating conditions.





## **Function Description**

The SY20716 includes multiple functions necessary to charge 1-cell Li-Ion and Li-polymer battery pack. A high efficiency 3MHz synchronous Buck is integrated to control the charge voltage from 3.5V to 4.44V and charge current up to 1.55A. The SY20716 also has input current limit to avoid the USB crash. The input current limit, charge current limit, and charge voltage limit are set by internal registers written with I<sup>2</sup>C. The SY20716 also supports OTG function, which can support the power to USB port by internal Boost regulator.

The SY20716 has three operation modes:

- 1. Charge mode.
- 2. Boost mode: Provide 5V power to USB by internal Boost regulator with battery input.
- 3. High-impedance mode: Both the Boost and charger are turned off in this mode. The charger enters a low quiescent current state to save power.

#### **VBUS Detection**

The adapter or USB can be connected as the SY20716 input. VBUS is the source input pin and is used as the input voltage sensing.

When  $V_{VBUS}$  is higher than the UV threshold, the input source will be qualified by a 30mA current source.

The SY20716 will start charging if the input is qualified ok.

If the  $V_{\rm VBUS}$  drops below 3.8V, the IC disables the current source and set Bad source fault flag in 00H register.

#### Auto Shutdown

The IC will auto shut down and enter low-power mode if the  $V_{VBUS}$  falls below the auto-shutdown threshold and above the UV threshold. During auto-shutdown, VDD, the blocking FET and PWM are turned off.

#### **Input Current Limit**

The input current limit can be programmed by 01H register, sensed by build-in current sensing circuits. When input current is higher than programmed value, the IC will reduce the charge current automatically.

#### Battery Voltage, Battery Current, and Adapter Input Voltage Regulation

The battery voltage regulation is set by 02H register, programmed by the host microcontroller through the  $I^2C$  interface.

The battery current regulation is set by 04H register. It is sensed by a resistor connected between the ISEN and BAT pins. For a  $68m\Omega$  sense resistor, the maximum current is 1.25A. For a  $55m\Omega$  sense resistor, the maximum current is 1.55A.

The charge voltage and current can't be programmed higher than the safety limit values in 06H.

The input voltage regulation is set by 05H register, sensed by build-in voltage sensing circuits. When  $V_{VBUS}$  is lower than Adaptive\_IIN\_Threshold (default 4.52V), the IC will reduce the charge current automatically.

#### **Battery Detection**

The SY20716 can detect battery, once termination, the IC enables a discharge current,  $I_{BAT_DET}$ , for a period of  $t_{BAT_DET}$  (262ms), then checks the battery voltage. If the battery voltage is below the recharge threshold after  $t_{BAT_DET}$ ,the battery is absent, the IC will set no battery fault flag in 00H register and reset charge parameters registers.

The battery detection is used for ensuring that some charge parameters are reset whenever the battery is replaced.

#### **USB Friendly Power up**

If the battery voltage is above the BAT\_Weak threshold while in default mode, the charger will be in the high impedance state. The default control bits set the charge current and regulation voltage low as a safety feature to avoid violating USB spec and overcharging any of the Li-Ion chemistries, while the host has lost communication.

When operating in default mode, the OTG pin logic level sets the input current limit to 100mA for logic low and 500mA for logic high. In host mode, the input current limit is set by register 01H.

#### **Charge Mode Operation**

Once a good battery with voltage below the recharge threshold has been inserted and a good adapter is attached, the IC will enter charge mode. In charge mode, the IC has five control loops to regulate input voltage, input current, charge current, charge voltage



and device junction temperature. During the charging process, all five loops are enabled and the one that is dominant takes control. The IC supports a precision Liion or Li-polymer charging system for single-cell applications.

During the normal charging process with host control, once the voltage at the BAT pin is above the battery recharge threshold for the 30ms deglitch period, and the charge current is below the  $I_{\text{TERM}}$  threshold, the termination is detected, the IC turns off the PWM charge and enables battery detection.

The termination current level is programmable. To disable the charge current termination, the host can set the charge termination bit (Termination\_Enable) of charge control register to 0.

A new charge cycle will be initiated when one of the following conditions is detected:

- The battery voltage falls below the recharge threshold.
- VBUS Power-on reset (POR), if battery voltage is below the weak battery threshold.
- ENB bit toggle or RESET bit is set (Host controlled).

#### **Battery Protection in Charge mode**

Battery over voltage protection protects the device. The battery and the system will component from damage if the battery voltage goes too high, especially when the battery is removed suddenly. When OVP is detected, the IC will turn off the PWM and set flag fault bits. The charger will recovery when the fault condition is removed.

When the battery voltage is lower than  $V_{SHORT}$ , the IC will turn off the PWM, the battery will be charged by a 30mA current.

#### **Boost Mode Operation**

In host mode, when OTG pin is high (and OTG\_Enable bit is high thereby enabling OTG functionality) or the operation mode bit (OPA\_MODE) is set to 1, the IC will operate in Boost mode and deliver the power to VBUS from the battery. In normal Boost mode, IC converts the battery voltage to  $V_{VBUS_{OTG}}$  (about 5.05V) and delivers a current as much as  $I_{BUS_{OTG}}$  (about 1A) to support other USB OTG devices connected to the USB connector.

Different from charge mode operation, in Boost mode, the IC provides an integrated, fixed 3 MHz frequency controller to regulate the output voltage at PMID pin ( $V_{PMID}$ ). In Boost mode, the blocking FET prevents battery discharge when VBUS pin is over loaded.

To prevent the inductor saturation and limit the inrush current, a soft-start control is applied during the Boost start up.

#### Protection in Boost Mode

The IC provides a built-in over-voltage protection to protect the device and other components against damage if the VBUS voltage goes too high. When an over-voltage condition is detected, the IC will turn off the PWM converter, reset OPA\_MODE bit to 0, set fault status bits, and send out a fault pulse from the STAT pin. Once  $V_{VBUS}$  drops to the normal level, the Boost will start after host sets OPA\_MODE to "1" or OTG pin stays in active status.

The IC provides a built-in over-load protection to prevent the device and battery from damage when VBUS is overloaded. Once the over-load condition is detected, Q1 will operate in linear mode to limit the output current. If this condition lasts for more than 30ms, the over-load fault will be detected. When an over-load fault is detected, the IC will turn off the PWM converter, reset OPA\_MODE bit to 0, set fault status bits and send out fault pulse in STAT pin.

In Boost mode, when the battery voltage is above the battery over voltage threshold,  $V_{BAT_MAX}$ , or below the minimum battery voltage threshold,  $V_{BAT_MIN}$ , the IC will turn off the PWM converter, reset OPA\_MODE bit to 0, set fault status bits and send out fault pulse in STAT pin. Once the battery voltage goes above  $V_{BAT_MIN}$ , and below  $V_{BAT_MAX}$ , the Boost will start after the host sets OPA\_MODE to "1" or OTG pin stays in active status.

#### PFM

IC will automatically decrease the switching frequency at light load condition to achieve high efficiency.

#### Spread Spectrum

The spread spectrum mode can only be enabled in charge mode. The purpose of the spread spectrum clock modulation is reducing EMI in charge mode. In charge mode, the switching frequency is not fixed to 3MHz, but shifted by +/-10% in 1ms, the energy of the switching converter's EMI is distributed over a wider range of frequencies thereby lowering the magnitude of EMI at 3 MHZ +/-10% as well as harmonic frequencies.



#### Factory Test Mode

The factory mode can only be enabled in charge mode, whether the battery is present or not. This can be set through  $I^2C$  Reg05 bit6. Setting the factory mode bit enables the following changes:

- Output current limit is disabled, while Idpm still works unless disabled by host.
- Cycle-by-cycle peak current limit threshold in charge mode is doubled

#### High Impedance (Hi-Z) Mode

Taking the ENB pin high causes the charger to enter Hi-Z mode.

When in default mode and the ENB pin is low, the charger will automatically enter Hi-Z mode if

- 1.  $V_{VBUS} > V_{VBUS\_UVLO}$  and a battery with  $V_{BAT} > V_{LOWV} \mbox{ is inserted}$
- 2. V<sub>VBUS</sub> falls below V<sub>VBUS\_UVLO</sub>.

When in host mode and the ENB is low, the charger can be placed into Hi-Z mode if the HZ-Mode control bit is set to "1" and OTG pin is not in active status. In order to exit Hi-Z mode, the ENB pin must be low,  $V_{VBUS}$  must be higher than  $V_{VBUS\_UVLO}$  and the host must write a "0" to the HZ-Mode control bit.

#### **Thermal Shutdown Protection (TSD)**

When the junction temperature exceeds 155°C, thermal shut down will be detected, PWM will be turned off. Charging will recover when T<sub>J</sub> falls below 135 °C.

#### **Status Output**

The STAT pin is used for indicating operation status. STAT will be pulled low during charging when STAT\_Enable bit in control register (00H) is set to "1". Under other conditions, STAT pin behaves as a high impedance (open-drain) output. Under fault conditions, a 128-µs pulse will be sent out to notify the host. The status of STAT pin at different operation conditions is summarized in below table. The STAT pin can be used for driving an LED or communicate to the host processor.

| Charge Status                                                                                                              | STAT                         |
|----------------------------------------------------------------------------------------------------------------------------|------------------------------|
| Charge in progress and STAT_Enable=1                                                                                       | Low                          |
| Other normal conditions                                                                                                    | Open-drain                   |
| Charge mode faults: Auto shutdown, VBUS or battery overvoltage, poor input source, VBUS UVLO, no battery, thermal shutdown | 128µs pulse, then open-drain |
| Boost mode faults: Over load, VBUS or battery overvoltage, low battery voltage, thermal shutdown                           | 128µs pulse, then open-drain |

### I<sup>2</sup>C Interface

The SY20716 uses  $I^2C$  compatible interface for flexible charging parameter programming and instantaneous device status reporting. Only two bus lines are required: a serial data line (SDA) and a serial clock line (SCL). Devices can be considered as masters or slaves when performing data transfers. A master is the device which initiates a data transfer on the bus and generates the clock signals to permit that transfer. At that time, any device addressed is considered a slave.

The SY20716 operates as a slave device with address 6AH, receiving control inputs from the master device like micro controller or a digital signal processor. The I<sup>2</sup>C interface supports both standard mode (up to 100kbps), fast mode (up to 400kbps), and high speed mode (up to 3.4Mbps in write mode).

Both SDA and SCL are bi-directional lines, connecting to the positive supply voltage via a current source or pull- up resistor. When the bus is free, both lines will be HIGH. The SDA and SCL pins will be open drain.



#### F/S Mode Protocol

#### **Data Validity**

The data on the SDA line must be stable during the HIGH period of the clock. The HIGH or LOW state of the data line can only change when the clock signal on the SCL line is LOW. One clock pulse is generated for each data bit to transfer.



Figure 2. Bit Transfer on the I<sup>2</sup>C Bus

#### **START and STOP Conditions**

All transactions begin with a START (S) and can be terminated by a STOP (P). A HIGH to LOW transition on the SDA line while SCL is HIGH defines a START condition. A LOW to HIGH transition on the SDA line when the SCL is HIGH defines a STOP condition.

START and STOP conditions are always generated by the master. The bus is considered busy after the START condition, and free after the STOP condition.



#### Figure 3. START and STOP Conditions

#### **Byte Format**

Every byte on the SDA line must be 8 bits long. The number of bytes to be transmitted per transfer is unrestricted. Each byte has to be followed by an Acknowledge bit. Data is transferred with the Most Significant Bit (MSB) first.





Figure 4. Data Transfer on the I<sup>2</sup>C Bus

#### Acknowledge (ACK) and Not Acknowledge (NACK)

The acknowledge takes place after every byte. The acknowledge bit allows the receiver to signal the transmitter that the byte is successfully received and another byte may be sent. All clock pulses, including the acknowledge 9<sup>th</sup> clock pulse, are generated by the master.

The transmitter releases the SDA line during the acknowledge clock pulse so the receiver can pull the SDA line LOW and it remains stable LOW during the HIGH period of this clock pulse.

When SDA remains HIGH during the 9<sup>th</sup> clock pulse, this is the Not Acknowledge signal. The master can then generate either a STOP to abort the transfer or a repeated START to start a new transfer.

#### **Slave Address and Data Direction Bit**

After the START, a slave address is sent. This address is 7 bits long followed by the eighth bit as a data direction bit (bit R/W). A zero indicates a transmission (WRITE) and a one indicates a request for data (READ).



Figure 5. Complete Data Transfer

#### H/S Mode Protocol

When the bus is idle, both SDA and SCL lines will be pulled high by the pull-up devices.

The master generates a START condition followed by a valid serial byte containing HS master code 00001XXX. This transmission is made in F/S-mode at no more than 400Kbps. No device is allowed to acknowledge the HS master code, but all devices must recognize it and switch their internal setting to support 3.4-Mbps operation.

The master then generates a repeated START condition(a repeated START condition has the same timing as the START condition). After this repeated START condition, the protocol is the same as F/S-mode, except that transmission speeds up to 3.4Mbps are allowed. A STOP condition ends the HS-mode and switches all the internal settings of the slave devices to support the F/S-mode. Instead of using a STOP condition, repeated START conditions should be used for securing the bus in HS-mode. If a transaction is terminated prematurely, the master needs sending a STOP condition to prevent the slave  $I^2C$  logic from getting stuck in a bad state.

Attempting to read data from register addresses not listed in this section results in FFh being read out.

#### I<sup>2</sup>C Update Sequence

The IC requires a START condition, a valid I<sup>2</sup>C address, a register address byte, and a data byte for a single update. After the receipt of each byte, the IC acknowledges by pulling the SDA line low during the high period of a single clock pulse. A valid I<sup>2</sup>C address selects the IC. The IC performs an update on the falling edge of the acknowledge signal that follows the LSB byte.



For the first update, the IC requires a START condition, a valid  $I^2C$  address, a register address byte, and a data byte. For all consecutive updates, the IC needs a register address byte, and a data byte. Once a STOP condition is received, the IC will release the  $I^2C$  bus, and will await a new START conditions.

| '0' (Write) Data Transferred<br>'0' (Write) (n Bytes + Acknowledge)<br>From master to IC A = Acknowledge (SDA LOW)<br>A = Not acknowledge (SDA<br>HIGH) | S                 | SLAVE ADDRESS | R/W         | Α | RE                | GISTER ADDRESS | Α    | DATA   | A/Ā | Ρ |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------|-------------|---|-------------------|----------------|------|--------|-----|---|
| Ā     = Not acknowledge (SDA       HIGH)                                                                                                                |                   |               | '0' (Write) |   |                   |                | vled | ge)    |     |   |
|                                                                                                                                                         | From master to IC |               |             |   | = Not acknowledge |                | ,    |        |     |   |
| From IC to master S = START condition<br>Sr = Repeated START condition<br>P = STOP condition                                                            |                   | From IC to ma | ister       |   |                   |                | con  | dition |     |   |

#### (a) F/S-Mode



Figure 6. Bus Protocol

### **Register Description**

#### **Battery Charger Registers**

The SY20716 supports seven battery-charger registers that use either Write-Word or Read-Word protocols, as summarized in Table 1. 03H are "read only" registers and can be used for identifying the SY20716.

| Table 1. Battery | Charger | Register | Summary |
|------------------|---------|----------|---------|
|------------------|---------|----------|---------|

| Register<br>Address | Register Name                                   | Read/Write    | Default   |
|---------------------|-------------------------------------------------|---------------|-----------|
| 00H                 | Status/Control Register                         | Read or Write | x1xx 0xxx |
| 01H                 | Control Register                                | Read or Write | 0011 0000 |
| 02H                 | Control/Battery Voltage Register                | Read or Write | 0000 1010 |
| 03H                 | Vendor/Part Number/Rev Register                 | Read only     | 0101 0xxx |
| 04H                 | Constant/Termination Charge Current Register    | Read or Write | 0000 0001 |
| 05H                 | Adaptive IIN Threshold /ENB pin status Register | Read or Write | 000x x100 |
| 06H                 | Safety Limit Register                           | Read or Write | 0100 0000 |



| Bit | Bit Name    | R/W | Description                                                                                                                                                                                                                                                                                                                         |
|-----|-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | OTG         | R   | OTG status, 0: OTG pin is low, 1: OTG pin is high                                                                                                                                                                                                                                                                                   |
| 6   | STAT_Enable | R/W | 0: Disable STAT pin function<br>1: Enable STAT pin function (default)                                                                                                                                                                                                                                                               |
| 5:4 | Status      | R   | 00: Ready<br>01: Charge in progress<br>10: Charge done<br>11: Fault                                                                                                                                                                                                                                                                 |
| 3   | Boost       | R   | 1: In Boost mode<br>0: Not in Boost mode                                                                                                                                                                                                                                                                                            |
| 2:0 | Fault       | R   | Charge mode<br>000: Normal, 001: VBUS OVP, 010: Auto Shutdown, 011: Bad Input Source or<br>VBUS UVLO<br>100: Output OVP, 101: Thermal shutdown, 110: NA, 111: No battery<br>Boost mode<br>000: Normal, 001: VBUS OVP, 010: Over load, 011: Battery voltage is too low,<br>100: Battery OVP, 101: Thermal shutdown, 110: NA, 111: NA |

 Table 2. Status/Control Register (00H)

#### Table 3. Control Register (01H)

| Bit | Bit Name           | R/W | Description                                                                                                                                                                   |
|-----|--------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | IIN_Limit          | R/W | 00: USB input with 100mA current limit (default)<br>01: USB input with 500mA current limit<br>10: USB input or Adapter with 800mA current limit<br>11: No input current limit |
| 5:4 | BAT_Weak           | R/W | 00: 3.4V battery weak threshold<br>01: 3.5V battery weak threshold<br>10: 3.6V battery weak threshold<br>11: 3.7V battery weak threshold (default)                            |
| 3   | Termination_Enable | R/w | 0: Disable charge current termination (default)<br>1: Enable charge current termination                                                                                       |
| 2   | Charge_Disable     | R/W | 0: Enable charger (default)<br>1: Disable charger                                                                                                                             |
| 1   | HZ_Mode            | R/W | 0: Not high impedance mode (default)<br>1: High impedance mode                                                                                                                |
| 0   | OPA_Mode           | R/W | 0: Charger mode (default)<br>1: Boost mode                                                                                                                                    |

Table 4. Control/Battery Voltage Register (02H)

| Bit | Bit Name         | R/W | Description                                                                                                                                                                                                                   |
|-----|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:2 | Charge_Voltage   | R/W | 000000: 3.50V charge voltage (step is 20mV)<br>000001: 3.52V charge voltage<br>000010: 3.54V charge voltage (default)<br>000011: 3.56V charge voltage<br><br>101111: 4.44V charge voltage<br><br>111111: 4.44V charge voltage |
| 1   | OTG_Level_Select | R/W | 0: OTG pin active low                                                                                                                                                                                                         |



| Bit | Bit Name   | R/W | Description                                                                                                          |
|-----|------------|-----|----------------------------------------------------------------------------------------------------------------------|
|     |            |     | 1: OTG pin active high (default)<br>Not applicable to OTG pin control of current limit at POR in host mode.          |
| 0   | OTG_Enable |     | 0: Disable OTG (default)<br>1: Enable OTG<br>Not applicable to OTG pin control of current limit at POR in host mode. |

#### Table 5. Vendor/PN/Rev Register (03H)

| Bit | Bit Name    | R/W | Description                                    |
|-----|-------------|-----|------------------------------------------------|
| 7:5 | Vendor_Code | R   | 010: Identify Silergy as the supplied          |
| 4:3 | PN          | R   | 10: SY20716                                    |
| 2:0 | Revision    | R   | 001: Revision 0.0<br>010-111: Future Revisions |

#### Table 6. Constant/Termination Charge Current Register (04H)

| Bit | Bit Name        | R/W                                             | Description                                                                                                                                                                                                  |
|-----|-----------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Reset           | R/W W: write 1 to reset some charge parameters. |                                                                                                                                                                                                              |
| 6:4 | ICHG_Reference  | R/W                                             | 000: 37.4mV for charge current regulation (default) (step is 6.8mV)<br>001: 44.2mV for charge current regulation<br>010: 51.0mV for charge current regulation<br><br>111: 85mV for charge current regulation |
| 3   | NA              | R/W                                             | Not used, 1 default                                                                                                                                                                                          |
| 2:0 | ITERM_Reference | R/W                                             | 000: 3.4mV for termination current (step is 3.4mV)<br>001: 6.8mV for termination current (default)<br>010: 10.2mV for termination current<br><br>111: 27.2mV for termination current                         |

| Table 7 Adaptive Iin | Threshold/ENR     | pin status Register (05H)   |
|----------------------|-------------------|-----------------------------|
| Table 7. Auapuve III | I III ESHOIU/LIND | pill status Register (0311) |

| Bit | Bit Name           | R/W | Description                                                                                                                  |
|-----|--------------------|-----|------------------------------------------------------------------------------------------------------------------------------|
| 7   | NA                 | R/W | Not used, 0 default                                                                                                          |
| 6   | FAC_MODE           | R/W | 0:Disable factory test mode(default)<br>1:Enable factory test mode                                                           |
| 5   | Low_Charge         | R/W | 0: Normal charge current reference at 04H(default)<br>1: 22.1mV low charge current reference                                 |
| 4   | Adaptive_IIN_Limit | R   | 0: Adaptive current limit or input current limit is not active<br>1: Adaptive current limit or input current limit is active |
| 3   | ENB_Status         | R   | 0: ENB Pin is low                                                                                                            |



| Bit | Bit Name               | R/W | Description                                                                                                                   |
|-----|------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------|
|     |                        |     | 1: ENB Pin is high                                                                                                            |
| 2:0 | Adaptive_IIN_Threshold | R/W | 000: 4.20V special charge voltage<br>001: 4.28V special charge voltage<br><br>100: 4.52V special charge voltage (default)<br> |
|     |                        |     | 111: 4.76V special charge voltage                                                                                             |

#### Table 8. Safety Limit Register (06H)

| Bit | Bit Name           | R/W | Description                                                                                                                                                                                                                                                                           |  |
|-----|--------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:4 | MAX_Charge_Current | R/W | 0000: 37.4mV for max charge current reference (step is 6.8mV)<br>0001: 44.2mV for max charge current reference<br>0100: 64.6mV for max charge current reference (default)<br><br>1010: 105.4mV for max charge current reference<br><br>1111: 105.4mV for max charge current reference |  |
| 3:0 | MAX_Charge_Voltage | R/W | 0000: 4.20V maximum charge voltage (default) (step is 20mV)<br>0001: 4.22V maximum charge voltage<br><br>1100: 4.44V maximum charge voltage<br><br>1111: 4.44V maximum charge voltage                                                                                                 |  |

The Safety Limit Register is reset when  $V_{BAT}$  drops below  $V_{SHORT}$ . After reset, the limit values can be programmed, and any writing to other register locks the safety limits. The values in 02H (charge voltage) and in 04H (charge current) higher than the safety limit will be ignored.



## **Typical Performance Characteristics**

 $T_A=25^{\circ}C$ ,  $V_{VBUS}=5V$ ,  $R_{SEN}=55m\Omega$ , 1cell battery, unless otherwise specified.



Power On









ENB On

 $(V_{\text{VBUS}}\text{=}5V~V_{\text{BAT}}\text{=}3.4V~\text{host}~\text{Mode})$ 



Time (100ms/div)







Time (4ms/div)

Efficiency vs. Load current (Boost mode)





## **Applications Information**

The following battery charger design refers to the "Schematic Diagram" (see Figure 1.). This section describes how to select the external components including the inductor, input and output capacitors, and sense resister.

#### Charging Current Sense Resistor RSEN

Both the termination current and the charge current depend on the sense resister  $R_{SEN}$ . The reference voltage range for termination current is 3.4mV to 27.2 mV, the reference voltage range for charge current is 37.4mV to 85mV.

The termination current is calculated as below:

$$I_{TERM} = \frac{V_{TERM}}{R_{SEN}}$$
 Unit: m $\Omega$ 

While the V<sub>TERM</sub> is set by register04, Bit [2:0].

The charge current will be calculated as below:

$$I_{CHG} = \frac{V_{CHG}}{R_{SEN}}$$
 Unit: m $\Omega$ 

While the  $V_{\text{CHG}} \text{ is set by register04, Bit [6:4]}$  .

For example,  $R_{SEN}=55m\Omega$ :

The constant current is

| REG04[6:4] | V <sub>CHG</sub> /mV | I <sub>CHG</sub> /mA |
|------------|----------------------|----------------------|
| 000        | 37.4                 | 680                  |
| 001        | 44.2                 | 804                  |
| 010        | 51                   | 927                  |
| 011        | 57.8                 | 1051                 |
| 100        | 64.6                 | 1175                 |
| 101        | 71.4                 | 1298                 |
| 110        | 78.2                 | 1422                 |
| 111        | 85                   | 1545                 |

The termination current is

| REG04[2:0] | V <sub>TERM</sub> /mV | I <sub>TERM</sub> /mA |
|------------|-----------------------|-----------------------|
| 000        | 3.4                   | 62                    |
| 001        | 6.8                   | 124                   |
| 010        | 10.2                  | 185                   |
| 011        | 13.6                  | 247                   |
| 100        | 17                    | 309                   |
| 101        | 20.4                  | 371                   |
| 110        | 23.8                  | 433                   |
| 111        | 27.2                  | 495                   |

#### **Inductor Selection**

Higher switching frequency allows the use of smaller inductor and capacitor values. Inductor saturation current should be higher than the charging current

 $(I_{CHG})$  plus half the ripple current  $(I_{Ripple})$ :

$$I_{SAT} \ge I_{CHG} + \frac{1}{2} \times I_{Ripple}$$

The inductor ripple current depends on input voltage ( $V_{VBUS}$ ), duty cycle (D =  $V_{BAT}/V_{VBUS}$ ), switching frequency ( $f_{SW}$ ) and inductance (L):

$$I_{\textit{Ripple}} = \frac{V_{\textit{VBUS}} \times D \times (1 - D)}{f_{\textit{SW}} \times L}$$

The maximum inductor ripple current happens with D = 0.5 or close to 0.5. Usually inductor ripple is designed in the range of (20-40%) maximum charging current as a trade-off between inductor size and efficiency for a practical design.

#### **Output Capacitor Selection**

The output capacitor in parallel with the battery is used for absorbing the high frequency switching ripple current and smooth the output voltage. The RMS value of the output ripple current I<sub>RMS</sub> is calculated as follow.

$$I_{RMS} = \frac{V_{VBUS}}{2\sqrt{3} \times L \times f_{SW}} \times D \times (1 - D)$$

Where the duty cycle D is the ratio of the output voltage (battery voltage) over the input voltage for CCM mode which is typical operation for the battery charger.

A typical  $20\mu F$  ceramic capacitor is a good choice to absorb this current and also has very small size.

#### **Input Capacitor Selection**

The input capacitor absorbs input ripple current from the Buck converter, which is given by below equation.

$$I_{RMS} = I_{CHG} \times \frac{\sqrt{V_{BAT} \times (V_{VBUS} - V_{BAT})}}{V_{VBUS}}$$

This RMS ripple current must be smaller than the rated RMS current in the capacitor datasheet. Non-tantalum chemistries (ceramic, aluminum, or OSCON) are preferred due to their resistance to power-up surge currents when the AC-adapter is plugged into the battery charger. For Notebook battery charger applications, it is recommended that ceramic capacitors or polymer capacitors be used due to their small size and reasonable cost.



#### Layout Design

The layout design of SY20716 is relatively simple. For the best efficiency and minimum noise problems, the following components should be placed close to the IC:  $C_{VBUS}$ ,  $C_{PMID}$  and  $C_{BST}$ .

- 1) It is desirable to maximize the PCB copper area connecting to GND pin to achieve the best thermal and noise performance. If the board space allowed, a ground plane is highly desirable.
- 2)  $C_{VBUS}$ ,  $C_{PMID}$  and  $C_{BST}$  must be close to IC.
- 3) The loop area formed by C<sub>PMID</sub> and GND must be minimized. The PCB copper area associated with LX pin must be minimized to avoid the potential noise problem. The picture below is the recommended layout design of L, C<sub>VBUS</sub>, C<sub>PMID</sub> and C<sub>BST</sub>.



4) The sense resistor should be adjacent to the junction of the inductor and output capacitor, the routes from sense leads on the sense resistor back to the IC should be close to each other to minimize loop area, please don't route the sense leads through a high current path. The picture below is the recommended layout design.









**Top view** 

Side view



**Bottom view** 







### 1. CSP1.93x2.05



### 2. Carrier Tape & Reel specification for packages



| Package types | Tape width<br>(mm) | Pocket<br>pitch(mm) | Reel size<br>(Inch) | Trailer<br>length(mm) | Leader length<br>(mm) | Qty per reel |
|---------------|--------------------|---------------------|---------------------|-----------------------|-----------------------|--------------|
| CSP1.93*2.05  | 8                  | 4                   | 7''                 | 400                   | 160                   | 3000         |

### 3. Others: NA



#### IMPORTANT NOTICE

1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.

2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.

3. Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.

4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.

6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

© 2018 Silergy Corp.

All Rights Reserved.