

# SY21228L

### High Efficiency Fast Response 8A Continuous, 16A Peak, 28V Input Synchronous Step Down Regulator

## **General Description**

The SY21228L is a high-efficiency synchronous stepdown DC/DC regulator featuring internal power and synchronous rectifier switches capable of delivering 8A of continuous output current and up to 16A peak output current over a wide input voltage ranging from 4.5V to 28V.

Silergy's proprietary Instant-PWM<sup>TM</sup> fast-response, constant-on-time (COT) PWM control method supports high input/output voltage ratios (low duty cycles), and fast transient response while maintaining a near constant operating frequency over line, load and output voltage ranges. This control method provides stable operation without complex compensation and even with low ESR ceramic capacitors.

Internal 20m $\Omega$  power and 10m $\Omega$  synchronous rectifier switches provide excellent efficiency over a range of applications, especially for low output voltages and low duty cycles. Cycle-by-cycle current limit, input under voltage lock-out, internal soft-start, output under and over voltage protection, and over temperature protection provide safe operation in all operating conditions.

The SY21228L is available in a compact QFN3 $\times$ 3-12 package.

### **Ordering Information**

SY21228 □(□□)□

| Temperature Code       |
|------------------------|
| Package Code           |
| <br>Optional Spec Code |
| <br>Optional Spec Code |

| Ordering Number | Package type | Note |
|-----------------|--------------|------|
| SY21228LQQC     | QFN3×3-12    |      |

### Features

- Fast Transient Response
- Wide Input Voltage Range: 4.5-28V
- Low  $R_{DS(ON)}$  for Internal Switches (Top FET/Bottom FET) :20m $\Omega$ /10m $\Omega$
- 8A Continuous/16A Peak Output Current Capability
- Accurate Feedback Reference Voltage:  $0.6V \pm 1\%$
- Pseudo-constant 500kHz Operating Frequency
- Internal 600µs Soft-start Limits Inrush Current
- PSM/FCCM Selectable Light Load Operation Mode
- Power Good Indicator
- Cycle-by-Cycle Current Limit
- Latch Off Mode Output Under Voltage and Over Voltage Protection
- Over Temperature Protection with Auto Recovery
- Compact Package: QFN3×3-12

## Applications

- LCD-TV/Net-TV/3DTV
- Set Top Box
- Notebook
- High Power AP





# **Typical Applications**



Figure1. Schematic

Figure2. Efficiency

### Pinout (top view)



Top Mark: BQHxyz, (Device code: BQH, x=year code, y=week code, z= lot number code)

| Pin Name | Pin Number | Pin Description                                                                                                                                                                  |  |  |  |
|----------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| GND      | 1,3        | Fround pin                                                                                                                                                                       |  |  |  |
| LX       | 2          | Inductor pin. Connect this pin to the switching node of inductor                                                                                                                 |  |  |  |
| IN       | 4,5,6      | Input pin. Decouple this pin to GND pin with at least 10µF ceramic cap                                                                                                           |  |  |  |
| BS       | 7          | Boot-Strap pin. Supply high side gate driver. Decouple this pin to LX pin with 0.1µF ceramic cap.                                                                                |  |  |  |
| VCC 8    |            | Internal 3.3V LDO output. Power supply for internal analog circuits and driving circuit. Bypass this pin to GND with a 2.2µF ceramic capacitor                                   |  |  |  |
| FB       | 9          | Output feedback pin. Connect this pin to the center point of the output resistor divider (as shown in Figure 1) to program the output voltage:<br>$V_{SET}=0.6\times(1+R_1/R_2)$ |  |  |  |
| MODE     | 10         | Light load operation mode selection pin. Pull this pin low for PSM operation, and pull this pin high for FCCM operation. Do not leave this pin floating.                         |  |  |  |
| PG       | 11         | Power good indicator. Open drain output when the output voltage is within 92.5% to 120% of regulation point.                                                                     |  |  |  |
| EN       | 12         | Enable control. Pull this pin high to enable the IC. Do not leave this pin floating.                                                                                             |  |  |  |



# **Block Diagram**





# Absolute Maximum Ratings (Note 1)

| IN, LX, PG, EN                                                         | 2017            |
|------------------------------------------------------------------------|-----------------|
|                                                                        |                 |
| BS-LX, FB, MODE, VCC                                                   |                 |
| Maximum Power Dissipation, $P_{D,MAX}$ @ $T_A = 25^{\circ}C$ QFN3×3-12 | 3.33W           |
| Package Thermal Resistance (Note 2)                                    |                 |
| $\theta$ JA                                                            | 30°C/W          |
| $\theta_{\text{JC}}$                                                   | 4°C/W           |
| Junction Temperature Range                                             | 150°C           |
| Lead Temperature (Soldering, 10 sec.)                                  |                 |
| Storage Temperature Range                                              | 65°C to 150°C   |
| Dynamic LX voltage in 50ns duration                                    | IN+3V to GND-4V |

### Recommended Operating Conditions (Note 3)

| Supply Input Voltage       | 4.5V to 28V  |
|----------------------------|--------------|
| Junction Temperature Range |              |
| 1 8                        |              |
| Ambient Temperature Range  | 40°C to 85°C |



## **Electrical Characteristics**

 $(V_{IN} = 12V, V_{OUT} = 5V, C_{OUT} = 100\mu F, T_A = 25^{\circ}C, I_{OUT} = 2A$ , unless otherwise specified)

| Parameter                           | Symbol               | Test Conditions                      | Min   | Тур   | Max   | Unit              |
|-------------------------------------|----------------------|--------------------------------------|-------|-------|-------|-------------------|
| Input Voltage Range                 | V <sub>IN</sub>      |                                      | 4.5   |       | 28    | V                 |
| Quiescent Current                   | I <sub>Q</sub>       |                                      |       | 100   |       | μΑ                |
| Shutdown Current                    | I <sub>SHDN</sub>    | EN=0                                 |       | 6     | 10    | μA                |
| Feedback Reference Voltage          | V <sub>REF</sub>     |                                      | 0.594 | 0.6   | 0.606 | V                 |
| FB Input Current                    | I <sub>FB</sub>      | V <sub>FB</sub> =4V                  | -50   |       | 50    | nA                |
| Top FET R <sub>DS(ON)</sub>         | R <sub>DS(ON)1</sub> |                                      |       | 20    |       | mΩ                |
| Bottom FET R <sub>DS(ON)</sub>      | R <sub>DS(ON)2</sub> |                                      |       | 10    |       | mΩ                |
| Bottom FET Current Limit            | I <sub>LIM,BOT</sub> |                                      | 12    |       |       | А                 |
| Bottom FET<br>Reverse Current Limit | I <sub>LMT,RVS</sub> |                                      |       | -2.75 |       | А                 |
| Soft-start Time                     | t <sub>SS</sub>      | $V_{OUT}$ from 0% to 100% $V_{SET}$  |       | 600   |       | μs                |
| EN/MODE Input Voltage<br>High       | $V_{\rm EN,H}$       |                                      | 1.0   |       |       | V                 |
| EN/MODE Input Voltage<br>Low        | V <sub>EN,L</sub>    |                                      |       |       | 0.4   | V                 |
| EN Leakage Current                  | I <sub>EN</sub>      |                                      | -1    |       | 1     | μA                |
| MODE Leakage Current                | I <sub>MODE</sub>    |                                      | -1    |       | 1     | μA                |
| Input UVLO Threshold                | V <sub>UVLO</sub>    |                                      |       |       | 3.9   | V                 |
| Input UVLO Hysteresis               | V <sub>HYS</sub>     |                                      |       | 0.3   |       | V                 |
| Switching Frequency                 | Fsw                  | V <sub>OUT</sub> =5V, CCM            | 425   | 500   | 575   | kHz               |
| Min ON Time                         | t <sub>ON,MIN</sub>  | V <sub>IN</sub> =V <sub>IN,MAX</sub> |       | 50    |       | ns                |
| Min OFF Time                        | t <sub>OFF,MIN</sub> |                                      |       | 180   |       | ns                |
| VCC Output Voltage                  | V <sub>CC</sub>      | VCC with 1mA load                    | 3.2   | 3.3   | 3.45  | V                 |
| Output Under<br>Voltage Threshold   | V <sub>UVP</sub>     | V <sub>FB</sub> falling              |       | 33.3  |       | $%V_{REF}$        |
| Output UVP Delay Time               | t <sub>UVP,DLY</sub> |                                      |       | 10    |       | μs                |
| Output Over<br>Voltage Threshold    | V <sub>OVP</sub>     | V <sub>FB</sub> rising               |       | 120   |       | $%V_{REF}$        |
| Output OVP Delay Time               | tovp, dly            |                                      |       | 12    |       | μs                |
| Power Good Threshold                | V <sub>PG</sub>      | V <sub>FB</sub> rising (good)        |       | 92.5  |       | %V <sub>REF</sub> |
| Power Good Hysteresis               | V <sub>PG,HYS</sub>  |                                      |       | 2     |       | $%V_{REF}$        |
| Down Cood Dalar Time                | t <sub>PG,R</sub>    |                                      |       | 2.5   |       | μs                |
| Power Good Delay Time               | t <sub>PG,F,</sub>   |                                      |       | 15    |       | μs                |
| Thermal<br>Shutdown Temperature     | T <sub>SD</sub>      |                                      |       | 150   |       | °C                |
| Thermal<br>Shutdown Hysteresis      | THYS                 |                                      |       | 15    |       | °C                |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability

Note 2: Package thermal resistance is measured in the natural convection at  $T_A = 25^{\circ}C$  on a four-layer Silergy Evaluation Board.

Note 3: The device is not guaranteed to function outside its operating conditions.



# **Typical Performance Characteristics**















# SY21228L























ΕN

Vout

5V/div

5V/div



10 V/div  $V_{LX}$ IL. 10 A/div Time (800µs/div)





Time (4µs/div)

10 A/div

Time (200µs/div)

h



SY21228L





Time (4µs/div)



Output Voltage vs. Input Voltage (V<sub>OUT</sub>=1.2V, FCCM) 1.214<sub>[</sub> 1.209 1.204 () 1.199 \_ I<sub>OUT</sub>=0A 1.194 I<sub>OUT</sub>=0.8A I<sub>OUT</sub>=4A I<sub>OUT</sub>=8A 1.189 8 10 12 14 16 18 20 22 24 26 28 6 4  $V_{IN}(V)$ 

Switching Frequency VS Output Voltage(I<sub>OUT</sub>=3A)





### **Detailed Description**

#### **General Features**

#### **Constant-on-time Architecture**

Fundamental to any constant-on-time (COT) architecture is the one-shot circuit or on-time generator, which determines how long to turn on the high-side power switch. Each on-time (ton) is a "fixed" period internally calculated to operate the converter at the desired switching frequency considering the input and output voltage ration,  $t_{ON} = (V_{OUT}/V_{IN}) \times (1/F_{SW})$ . For example, considering that a hypothetical converter targets 5V output from a 10V input at 500kHz, the target on-time is  $(5V/10V)\times(1/500kHz) = 1\mu s$ . Each t<sub>ON</sub> pulse is triggered by the feedback comparator when the output voltage as measured at FB drops below the target value. After one toon period, a minimum offtime (t<sub>OFF.MIN</sub>) is imposed before any further switching is initiated, even if the output voltage is less than the target. This approach avoids the making any switching decisions during the noisy periods just after switching events and while the switching node (LX) is rapidly rising or falling.

In a COT architecture, there is no fixed clock, so the high-side power switch can turn on almost immediately after a load transient and subsequent switching pulses can be quickly initiated, ramping the inductor current up to meet load requirements with minimal delays. Traditional current mode or voltage mode control methods must simultaneously monitor the feedback voltage, current feedback and internal ramps and compensation signals to determine when to turn off the high-side power switch and turn on the low-side synchronous rectifier. Considering these small signals in a switching environment are difficult to be noise-free after switching large currents, making those architectures difficult to apply in noisy environments and at low duty cycles.

#### Instant-PWM Operation



Silergy's instant-PWM control method adds several proprietary improvements to the traditional COT architecture. Whereas most legacy based on COT implementations require a dedicated connection to the output voltage terminal to calculate the ton duration, instant-PWM control method derives this signal internally. Another improvement optimizes operation with low ESR ceramic output capacitors. In many applications it is desirable to utilize very low ESR ceramic output capacitors, but legacy COT regulators may become unstable in these cases because the beneficial ramp signal that results from the inductor current flowing into the output capacitor maybe become too small to maintain smooth operation. For this reason, instant-PWM synthesizes a virtual replica of this signal internally. This internal virtual ramp and the feedback voltage are combined and compared to the reference voltage. When the sum is lower than the reference voltage, the ton pulse is triggered as long as the minimum toFF has been satisfied and the inductor current as measured in the low-side synchronous rectifier is lower than the bottom FET current limit. As the ton pulse is triggered, the low-side synchronous rectifier turns off and the high-side power switch turns on. Then the inductor current ramps up linearly during the ton period. At the conclusion of the t<sub>ON</sub> period, the highside power switch turns off, the low-side synchronous rectifier turns on and the inductor current ramps down linearly. This action also initiates the minimum t<sub>OFF</sub> timer to ensure sufficient time for stabilizing any transient conditions and settling the feedback comparator before the next cycle is initiated. This minimum t<sub>OFF</sub> is relatively short so that during high speed load transient ton can be retriggered with minimal delay, allowing the inductor current to ramp quickly to provide sufficient energy to the load side.

In order to avoid shoot-through, a dead time  $(t_{DEAD})$  is generated internally between the high-side power switch off and the low-side synchronous rectifier on period or the low-side synchronous rectifier off and the high-side power switch on period.

#### Light Load Operation Mode Selection

PSM or FCCM light load operation is selected by MODE pin. Pull MODE pin low for PSM operation, and pull this pin high for FCCM operation.

If PSM light load operation is selected, under light load conditions, typically  $I_{OUT} < 1/2 \times \Delta I_L$ , the current through the low-side synchronous rectifier will ramp



to near zero before the next  $t_{ON}$  time. When this occurs, the low-side synchronous rectifier turns off, preventing recirculation current that can seriously reduce efficiency under these light load conditions. As load current is further reduced, and the combined feedback and ramp signals remain greater than the reference voltage, the instant-PWM control loop will not trigger another  $t_{ON}$  until needed, so the apparent operating switching frequency will correspondingly drop, further enhancing efficiency. Continuous conduction mode resumes smoothly as soon as the load current increases sufficiently for the inductor current to remain above zero at the time of the next  $t_{ON}$  cycle.

If FCCM light load operation is selected, under light load conditions, the low-side synchronous rectifier still turns on even when the inductor current crosses zero. Current flow will continue until the next  $t_{ON}$  cycle. The device always operates under continuous conditions mode.

#### Input Under Voltage Lock-out

To prevent operation before all internal circuitry is ready and to ensure that the power and synchronous rectifier switches can be sufficiently enhanced, instant-PWM incorporates input under voltage lockout (UVLO) protection. The device remains in a low current state and all switching actions is inhibited until V<sub>IN</sub> exceeds V<sub>UVLO</sub>, the input UVLO (rising) threshold. At that time, if EN is enabled, the device will start-up by initiating a soft-start ramp. If V<sub>IN</sub> falls below V<sub>UVLO</sub> less than the input UVLO hysteresis, V<sub>HYS</sub>, switching actions will again be suppressed.

#### **Enable Control**

The EN input is a high-voltage capable input with logic-compatible threshold. When EN is driven above 1V normal device operation will be enabled. When driven < 0.4V the device will be shut down, reducing input current to <  $10\mu$ A.

If the system connection to EN may become highimpedance during shutdown when IN is connected directly to a power source such as a Li-Ion battery, consider including a pull-down resistor ( $\sim 1M\Omega$ ) from EN to GND to prevent noise or leakage from enabling the device incorrectly.

#### Startup and Shutdown

The SY21228L incorporates an internal soft-start circuit to smoothly ramp the output to the desired voltage whenever the device enabled. Internally, the soft-start circuit clamps the output at a low voltage and then allows the output to rise to the desired voltage over approximately  $600\mu$ s, which avoids

high current flow and transients during startup. The startup and shutdown sequence is shown below.



#### Power Good Indicator

The power-good indicator is an open drain output controlled by a window comparator connected to the feedback signal. If  $V_{FB}$  is greater than  $V_{PG}$  and less than  $V_{OVP}$  for at least the power good delay time, PG will be high-impedance.

#### **External Bootstrap Capacitor Connection**

This device integrates a floating power supply for the gate driver that operates the high-side power switch. Proper operation requires a  $0.1\mu$ F low ESR ceramic capacitor to be connected between BS and LX. This bootstrap capacitor provides the gate driver supply voltage for the high-side N-channel MOSFET power switch.



#### VCC Linear Regulator (VCC)

An internal linear regulator (VCC) produces a 3.3V supply from  $V_{IN}$  that powers the internal gate drivers, PWM logic, analog circuitry, and other blocks. Connect a 2.2µF low ESR ceramic capacitor from VCC to GND.





#### Fault Protection Modes Current Limit

Instant-PWM incorporates a cycle-by-cycle "valley" current limit. Inductor current is measured in the low-side synchronous rectifier when it turns on and as the inductor current ramps down. If the current exceeds the bottom FET current limit, to<sub>N</sub> is inhibited until the current returns back to safe levels.

#### **Output Under Voltage Protection (UVP)**

If  $V_{OUT} < \sim 33.3\%$  of the set point for approximately 10µs, the output under voltage protection (UVP) will be triggered, and the device will latch off. Recycling EN input to re-enable the device.

#### **Output Over Voltage Protection (OVP)**

This device includes output over voltage protection (OVP). If the output voltage rises above the feedback regulation level, the high-side power switch naturally remains off and the low-side synchronous rectifier turns on. If the output voltage remains high, the low-side synchronous rectifier remains on until the inductor current reaches zero when operating in PSM operation or when the reverse current limit is triggered when operating in FCCM operation. If the output voltage threshold for more than output OVP delay time, output over voltage protection (OVP) will be triggered, and the device will latch off. Recycling EN input to reenable the device.

#### **Over Temperature Protection (OTP)**

Instant-PWM includes over temperature protection (OTP) circuitry to prevent overheating due to excessive power dissipation. This will shut down the device when the junction temperature exceeds 150°C. Once the junction temperature cools down by approximately 15°C, the device will resume normal operation after a complete soft-start cycle. For continuous operation, provide adequate cooling so that the junction temperature does not exceed the OTP threshold.

#### **Design Procedure**

#### Feedback Resistor Selection

Choose  $R_1$  and  $R_2$  to program the proper output voltage. To minimize the power consumption under light loads, it is desirable to choose large resistance values for both  $R_1$  and  $R_2$ . A value of between  $10k\Omega$ and  $1M\Omega$  is strongly recommended for both resistors. If  $V_{SET}$  is 3.3V,  $R_1=100k\Omega$  is chosen, then using following equation,  $R_2$  can be calculated to be  $22.1k\Omega$ .

$$\mathbf{R}_2 = \frac{0.6\mathbf{V}}{\mathbf{V}_{\text{SET}} \text{-} 0.6\mathbf{V}} \times \mathbf{R}_1$$

SY21228L



#### **Inductor Selection**

The inductor is necessary to supply constant current to the output load while being driven by the switched input voltage.

Instant-PWM operates well over a wide range of inductor values. This flexibility allows for optimization to find the best trade-off of efficiency, cost and size for a particular application. Selecting a low inductor value will help reduce size and cost and enhance transient response, but will increase peak inductor ripple current, reducing efficiency and increasing output voltage ripple. The low DC resistance (DCR) of these low value inductors may help reduce DC losses and increase efficiency. On the other hand, higher inductor values tend to have higher DCR and will slow transient response.

A reasonable compromise between size, efficiency, and transient response can be determined by selecting a ripple current ( $\Delta I_L$ ) about 20-50% of the desired full output load current. Start by calculating the approximate inductor value by selecting the input and output voltages, the operating frequency ( $F_{SW}$ ), the maximum output current ( $I_{OUT,MAX}$ ) and estimating a  $\Delta I_L$  as some percentage of that current.

$$L_{1} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times F_{SW} \times \Delta I_{I}}$$

Use this inductance value to determine the actual inductor ripple current ( $\Delta I_L$ ) and required peak current inductor current  $I_{L,PEAK}$ .

$$\Delta I_{L} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times F_{SW} \times L_{1}}$$

And  $I_{L,PEAK}=I_{OUT,MAX} + \Delta I_L/2$ Select an inductor with a saturation current and thermal rating in excess of  $I_{L,PEAK}$ .

If FCCM light load operation is selected, make sure the inductor value is high enough to avoid reverse current limit is been triggered just under steady state if the load current is zero.

For highest efficiency, select an inductor with a low DCR that meets the inductance, size and cost targets. Low loss ferrite materials should be considered.



#### **Inductor Design Example**

Consider a typical design for a device providing  $5V_{OUT}$  at 8A from  $12V_{IN}$ , operating at 500kHz and using target inductor ripple current ( $\Delta I_L$ ) of 30% or 2.4A. Determine the approximate inductance value:

 $L_1 = \frac{5V \times (12V - 5V)}{12V \times 500 \text{kHz} \times 2.4\text{A}} = 2.43 \mu\text{H}$ 

Next, select the nearest standard inductance value, in this case 2.2 $\mu$ H, and calculate the resulting inductor ripple current ( $\Delta I_L$ ):

 $\Delta I_{L} = \frac{5V \times (12V - 5V)}{12V \times 500 \text{kHz} \times 2.2 \mu \text{H}} = 2.65 \text{A}$ 

IL,PEAK=8A+2.65A/2=9.325A

The resulting 2.65A ripple current is 2.65A/8A is ~33.1%, well within the 20%~50% target. Finally, select an available inductor with a saturation current higher than the resulting  $I_{L,PEAK}$  of 9.325A.

#### **Input Capacitor Selection**

Input filter capacitors are needed to reduce the ripple voltage on the input, to filter the switched current drawn from the input supply and to reduce potential EMI. When selecting an input capacitor, be sure to select a voltage rating at least 20% greater than the maximum voltage of the input supply and a temperature rating above the system requirements. X5R series ceramic capacitors are most often selected due to their small size, low cost, surge current capability and high RMS current ratings over a wide temperature and voltage range. However, systems that are powered by a wall adapter or other long and therefore inductive cabling may be susceptible to significant inductive ringing at the input to the device. In these cases, consider adding some bulk capacitance like electrolytic, tantalum or polymer type capacitors. Using a combination of bulk capacitors (to reduce overshoot or ringing) in parallel with ceramic capacitors (to meet the RMS current requirements) is helpful in these cases.

Consider the RMS current rating of the input capacitor, paralleling additional capacitors if required to meet the calculated RMS ripple current,

$$I_{\text{CIN RMS}} = I_{\text{OUT}} \times \sqrt{D \times (1 - D)}$$

The worst-case condition occurs at D=0.5, then

$$I_{\text{CIN}_{\text{RMS,MAX}}} = \frac{I_{\text{OUT}}}{2}$$

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

On the other hand, the input capacitor value determines the input voltage ripple of the converter. If there is an input voltage ripple requirement in the

system, choose an appropriate input capacitor that meets the specification.

Given the very low ESR and ESL of ceramic capacitors, the input voltage ripple can be estimated by

$$V_{\text{CIN_RIPPLE,CAP}} = \frac{I_{\text{OUT}}}{F_{\text{SW}} \times C_{\text{IN}}} \times D \times (1-D)$$

The worst-case condition occurs at D=0.5, then

$$V_{\text{CIN_RIPPLE,CAP,MAX}} = \frac{I_{\text{OUT}}}{4 \times F_{\text{SW}} \times C_{\text{IN}}}$$

In most applications a single  $10\mu$ F X5R capacitor is sufficient. The capacitance value is less important than the RMS current rating. Take care to locate the ceramic input capacitor as close to the device IN and GND pin as possible.

#### **Output Capacitor Selection**

Instant-PWM provides excellent performance with a wide variety of output capacitor types. Ceramic and POS types are most often selected due to their small size and low cost. Total capacitance is determined by the transient response and output voltage ripple requirements of the system.

#### <u>Output Ripple</u>

Output voltage ripple at the switching frequency is caused by the inductor current ripple ( $\Delta I_L$ ) on the output capacitors ESR (ESR ripple) as well as the stored charge (capacitive ripple). When considering total ripple, both should be considered.  $V_{\text{RIPPLE.ESR}} = \Delta I_L \times \text{ESR}$ 

$$V_{\text{RIPPLE,CAP}} = \frac{\Delta I_{L}}{8 \times C_{\text{out}} \times F_{\text{SW}}}$$

Consider a typical application with  $\Delta I_L$ =2.65A using three 22µF ceramic capacitors, each with an ESR of ~6m $\Omega$  for parallel total of 66µF and 2m $\Omega$  ESR.  $V_{RIPPLE,ESR} = 2.65A \times 2m\Omega = 5.3mV$ 

$$V_{\text{RIPPLE,CAP}} = \frac{2.65A}{8 \times 66 \mu F \times 500 \text{kHz}} = 10 \text{mV}$$

Total ripple = 15.3mV. The actual capacitive ripple may be higher than calculated value because the capacitance decreases with the voltage on the capacitor.

Using a 150 $\mu$ F 40m $\Omega$  POS cap, the above result is  $V_{\text{RIPPLE.ESR}} = 2.65 \text{A} \times 40 \text{m}\Omega = 106 \text{mV}$ 

$$V_{\text{RIPPLE,CAP}} = \frac{2.65A}{8 \times 150 \mu F \times 500 \text{kHz}} = 4.4 \text{mV}$$
  
Total ripple = 110.4 mV



#### **Output Transient Undershoot/Overshoot**

If very fast load transient must be supported, consider the affect of the output capacitor on the output transient undershoot and overshoot. Instant-PWM responds quickly to changing load conditions, however, some considerations must be needed, especially when using small ceramic capacitors which have low capacitance at low output voltages which results in insufficient stored energy for load transient. Output transient undershoot and overshoot have two causes: voltage changes caused by the ESR of the output capacitor and voltage changes caused by the output capacitance and inductor current slew rate.

ESR undershoot or overshoot may be calculated as  $V_{ESR} = \Delta I_{OUT} \times ESR$ . Using the ceramic capacitor example above and a fast load transient of +/-4A,  $V_{ESR} = +/-4A \times 2m\Omega = +/-8mV$ . The POS capacitor result with the same load transient,  $V_{ESR} = +/-4A \times 40$  m $\Omega = +/-160mV$ .

Capacitive undershoot (load increasing) is a function of the output capacitance, the load step, the inductor value and the input-output voltage difference and the maximum duty factor. During a fast load transient, the maximum duty factor of instant-PWM is a function of  $t_{ON}$  and the minimum  $t_{OFF}$  as the control scheme is designed to rapidly ramp the inductor current by grouping together many  $t_{ON}$  pulses in this case. The maximum duty factor  $D_{MAX}$  may be calculated by

$$D_{MAX} = \frac{t_{ON}}{t_{ON} + t_{OFEMIN}}$$

Given this, the capacitive undershoot may be calculated by

$$V_{\text{UNDERSHOOT, CAP}} = -\frac{L_{\text{I}} \times \Delta I_{\text{OUT}}^2}{2 \times C_{\text{OUT}} \times (V_{\text{IN,MIN}} \times D_{\text{MAX}} - V_{\text{OUT}})}$$

Consider a 4A load increase using the ceramic capacitor case when  $V_{IN} = 10V.At V_{OUT} = 5V$ , the result is  $t_{ON} = 1\mu s$ ,  $t_{OFF,MIN} = 180ns$ ,  $D_{MAX} = 1000/(1000+180) = 0.84$  and

$$V_{\text{UNDERSHOOT, CAP}} = -\frac{2.2\mu H \times (4A)^2}{2 \times 66\mu F \times (10V \times 0.84 - 5V)} = -78mV$$

Using the POS capacitor case, the above result is

$$V_{\text{UNDERSHOOT, CAP}} = -\frac{2.2\mu H \times (4A)^2}{2 \times 150 \mu F \times (10V \times 0.84 - 5V)} = -34.5 mV$$

Capacitive overshoot (load decreasing) is a function of the output capacitance, the inductor value and the output voltage where

$$V_{\text{overshoot, Cap}} = \frac{L_{1} \times \Delta I_{\text{out}}^{2}}{2 \times C_{\text{out}} \times V_{\text{out}}}$$

Consider a 4A load decrease using the ceramic capacitor case above. At  $V_{OUT} = 5V$  the result is

$$V_{\text{overshoot,CAP}} = \frac{2.2\mu\text{H}\times(4\text{A})^2}{2\times66\mu\text{F}\times5\text{V}} = 53.3\text{mV}$$
  
Using the POS capacitor case, the above result is

 $V_{\text{OVERSHOOT,CAP}} = \frac{2.2\mu\text{H}\times(4\text{A})^2}{2\times150\mu\text{F}\times5\text{V}} = 23.5\text{mV}$ 

Combine the ESR and capacitive undershoot and overshoot to calculate the total overshoot and undershoot for a given application.

#### Feed-forward Compensation (RFF, CFF)

The SY21228L is internally compensated and optimized for low duty cycle applications. However, in some applications, especially where  $V_{OUT} > 1.2V$ , the feedback divider attenuates the AC component of the output. In these cases, transient response may be improved by adding feed-forward compensation.  $R_{FF} = 1k\Omega$  and  $C_{FF} = 220pF$  have been shown to perform well in most applications.



Note that when  $C_{OUT} > 500\mu F$  and minimum load current is low, set feed-forward values as  $R_{FF} = 1k\Omega$  and  $C_{FF} = 10nF$  to provide sufficient ripple to FB for small output ripple and good transient behavior.

#### **Thermal Design Considerations**

Maximum power dissipation depends on the thermal resistance of the IC package, the PCB layout, the surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation may be calculated by:

$$P_{D,MAX} = (T_{J,MAX} - T_A) / \theta_{JA}$$

Where,  $T_{J,MAX}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction to ambient thermal resistance.

To comply with the recommended operating conditions, the maximum junction temperature is 125°C. The junction to ambient thermal resistance  $\theta_{JA}$  is layout dependent. For the QFN3×3-12 package the thermal resistance  $\theta_{JA}$  is 30°C/W when measured on a standard Silergy four-layer thermal test board. These standard thermal test layouts have a very large area with long 2oz. copper traces connected to each IC pin



and very large, unbroken loz. internal power and ground planes.

Meeting the performance of the standard thermal test board in a typical tiny evaluation board area requires wide copper traces well-connected to the IC's backside pads leading to exposed copper areas on the component side of the board as well as good thermal via from the exposed pad connecting to a wide middle-layer ground plane and, perhaps, to an exposed copper area on the board's solder side.

The maximum power dissipation at  $T_A=25^{\circ}C$ may be calculated by the following formula:  $P_{D,MAX} = (125^{\circ}C - 25^{\circ}C) / (30^{\circ}C/W) = 3.33W$ The maximum power dissipation depends on

The maximum power dissipation depends on operating ambient temperature for fixed  $T_{J,MAX}$  and thermal resistance  $\theta_{JA}$ . Use the derating curve in figure below to calculate the effect of rising ambient temperature on the maximum power dissipation.



#### Layout Design

Follow these PCB layout guidelines for optimal performance.

- Keep the high current traces as short and wide as possible
- Place the input capacitor very near IN and GND minimizing the loop formed by these connections.
- Place the VCC capacitor close to VCC using short, direct connections to the device GND connection
- Place the FB components (R<sub>1</sub>, R<sub>2</sub>, R<sub>FF</sub> and C<sub>FF</sub>) as close to FB as possible. Avoid routing the FB trace near LX as it is noise sensitive.
- Connect the feedback network to C<sub>OUT</sub> rather than the inductor output terminal
- The LX connection has large voltage swings and fast edges and can easily radiate noise to adjacent components. Keep its area small to prevent excessive EMI, while providing wide copper traces to minimize parasitic resistance and inductance. Keep sensitive components away from the switching node or provide ground traces between for shielding, to prevent stray capacitive noise pickup.
- The exposed GND pad should be connected to a large copper area for heat sinking and to minimize noise.
- Provide dedicated wide copper traces for the power path ground between the IC and the input and output capacitor grounds, rather than connecting each of these individually to an internal ground plane.

Avoid using vias in the power path connections that have switched currents (from  $C_{IN}$  to GND and  $C_{IN}$  to  $V_{IN}$ ) and the switching node (LX).



Figure 4. PCB Layout Suggestion











Notes: All dimension in millimeter and exclude mold flash & metal burr.



# **Taping & Reel Specification**

### 1. Taping orientation

QFN3×3



Feeding direction ----->

### 2. Carrier Tape & Reel specification for packages



| Package types | Tape width<br>(mm) | Pocket<br>pitch(mm) | Reel size<br>(Inch) | Trailer<br>length(mm) | Leader length<br>(mm) | Qty per<br>reel |
|---------------|--------------------|---------------------|---------------------|-----------------------|-----------------------|-----------------|
| QFN3×3        | 12                 | 8                   | 13"                 | 400                   | 400                   | 5000            |

3. Others: NA



#### **IMPORTANT NOTICE**

1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.

2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.

3. Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.

4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.

6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

© 2019 Silergy Corp.

All Rights Reserved.