

## **Dual Channel 4A, Ultra Low Loss Load Switch**

### **General Description**

The SY20823 is a dual 4A ultra-low loss load switch designed for intelligent power distribution in computers or portable electronics. The programmable turn-on delay facilitates proper power sequencing during mode transitions, while the programmable ramp-up time limits inrush current. Integrated over-temperature and short circuit protection enhance overall system reliability.

The SY20823 is available in a compact DFN 2mm x 2mm package.

### **Features**

- Low R<sub>DS(ON)</sub> for internal MOSFETs: 28mΩ
- Maximum output current per channel: 4A
- Distribution voltages: 0.6V-BIAS
- Accurate turn-on threshold to allow programmable turn-on delay to enable power sequencing
- Programmable ramp-up time
- Latch mode overtemperature protection
- Latch mode short circuit protection
- Automatic shutdown discharge: 210Ω
- Compact: DFN2x2-8

### **Applications**

- Notebook, Tablet, Desktop, and Net PCs
- Servers
- Set Top Boxes
- E-Book or MIDs
- Smart TVs
- Routers
- Industrial PCs

### **Typical Application**



Figure 1. Schematic Diagram



### **Ordering Information**

| Ordering<br>Number | Package<br>Type                          | Top Mark      |  |
|--------------------|------------------------------------------|---------------|--|
| SY20823DFC         | DFN2x2-8 RoHS Compliant and Halogen Free | WP <i>xyz</i> |  |

Device code: WP

x=year code, y=week code, z= lot number code

### **Pinout (Top View)**



| Pin Name | Pin Number | Pin Description                                                                                                                                                                                                                                                               |
|----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IN1      | 2          | Input pin for channel 1.                                                                                                                                                                                                                                                      |
| IN2      | 3          | Input pin for channel 2.                                                                                                                                                                                                                                                      |
| GND      | 7          | Ground pin                                                                                                                                                                                                                                                                    |
| OUT1     | 1          | Output pin for channel 1.                                                                                                                                                                                                                                                     |
| OUT2     | 4          | Output pin for channel 2.                                                                                                                                                                                                                                                     |
| ON1      | 8          | ON/OFF control pin for channel 1. Connect this pin to the RC circuit (as shown in Figure 1) to control the ramp-up time and turn on delay. The ramp-up time is controlled by R <sub>ON1</sub> , and the delay is programmable by C <sub>ON1</sub> and R <sub>ON1</sub> .      |
| ON2      | 5          | ON/OFF control pin for channel 2. Connect this pin to the RC circuit (as shown in Figure 1) to control the ramp-up time and turn on delay. The ramp-up time is controlled by $R_{\text{ON2}}$ , and the delay time is programmable by $C_{\text{ON2}}$ and $R_{\text{ON2}}$ . |
| BIAS     | 6          | Device power supply input. Decouple this pin to the ground with at least 1uF MLCC.                                                                                                                                                                                            |

# **Block Diagram**





## **Absolute Maximum Ratings**

| Parameter (Note1)                    | Min | Max | Unit |
|--------------------------------------|-----|-----|------|
| All pins                             |     | 6   | V    |
| Junction Temperature, Operating      | -40 | 150 |      |
| Lead Temperature (Soldering, 10sec.) |     | 260 | °C   |
| Storage Temperature                  | -65 | 150 |      |

### **Thermal Information**

| Parameter (Note 2)                                     | Тур  | Unit |
|--------------------------------------------------------|------|------|
| θ <sub>JA</sub> Junction-to-ambient Thermal Resistance | 62.5 | 0000 |
| θ <sub>JC</sub> Junction-to-case Thermal Resistance    | 10   | °C/W |
| P <sub>D</sub> Power Dissipation T <sub>A</sub> =25°C  | 2    | W    |

## **ESD Susceptibility**

| Parameter             | Min | Max | Unit |
|-----------------------|-----|-----|------|
| HBM (Human Body Mode) |     | 2   | kV   |
| MM (Machine Mode)     |     | 200 | V    |

## **Recommended Operating Conditions**

| Parameter (Note 3)              | Min | Max  | Unit |
|---------------------------------|-----|------|------|
| IN, OUT                         | 0.6 | BIAS | V    |
| BIAS                            | 2.5 | 5.5  | V    |
| Junction Temperature, Operating | -40 | 125  | °C   |
| Ambient Temperature             | -40 | 85   |      |



### **Electrical Characteristics**

( $V_{BIAS}=5V$ ,  $V_{IN}=5V$ ,  $T_A=25^{\circ}C$  unless otherwise specified)

| Parameter                      | Symbol                   | Test Conditions                                         | Min | Тур | Max               | Unit |
|--------------------------------|--------------------------|---------------------------------------------------------|-----|-----|-------------------|------|
| Input Voltage Range            | V <sub>IN</sub>          |                                                         | 0.6 |     | V <sub>BIAS</sub> | V    |
| Bias Voltage Range             | V <sub>BIAS</sub>        |                                                         | 2.5 |     | 5.5               | V    |
| Bias current                   | IBIAS                    | ON=3.3V, I <sub>OUT</sub> =0                            |     | 100 |                   | μΑ   |
| Shutdown Bias Current          | Ishdn                    | ON=0                                                    |     |     | 1                 | μΑ   |
| FET Ron                        | R <sub>DS(ON)</sub>      | I <sub>OUT</sub> =1A                                    |     | 28  |                   | mΩ   |
| ON clamping threshold          | Von, CLP                 | Ron=50k                                                 | 1.1 | 1.2 | 1.3               | V    |
| BIAS UVLO Threshold            | V <sub>BIAS</sub> , UVLO |                                                         |     |     | 2.4               | V    |
| BIAS UVLO Hysteresis           | V <sub>BIAS</sub> , HYS  |                                                         |     | 0.1 |                   | V    |
| Output Discharge<br>Resistance | R <sub>DIS</sub>         | ON=0                                                    |     | 210 |                   | Ω    |
| Adjustable Ramp Up Time Range  |                          | R <sub>ON</sub> = 50k to 1Meg, Control<br>Signal = 3.3V | 0.5 |     | 10                | ms   |
| Minimum Turn On Delay<br>Time  | t <sub>DLY</sub>         |                                                         |     | 200 |                   | μs   |
| Thermal Shutdown Temperature   | Tsp                      |                                                         |     | 150 |                   | ۰C   |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Note 2**:  $\theta$  JA is measured in the natural convection at  $T_A = 25^{\circ}C$  on a low effective four-layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard.

**Note 3:** The device is not guaranteed to function outside its operating conditions.



### **Typical Performance Characteristics**



Time (1ms/div)



Time (1ms/div)



 $\label{eq:Startup from Enable} Startup from Enable \\ (V_{IN}=5V,V_{BIAS}=5V,EN=3.3V,I_{OUT}=4A,R_{ON}=200k\Omega,C_{ON}=Null) \\$ 



Time (1ms/div)





Time (2ms/div)

Startup from Enable



Time (2ms/div)





### Time (4ms/div)







Time (4ms/div)





### **Application Information**

The SY20823 is a dual 4A, ultra-low loss load switch. The internal N-channel MOSFET bridge can support as high as 4A maximum continuous current over an input voltage range of 0.6V to  $V_{\text{BIAS}}$ . The turn on delay time and rise time can be programmed by  $R_{\text{ON}}$  and  $C_{\text{ON}}$  connected to the ON pin.

#### **Supply Filter Capacitor:**

It is recommended to place a  $10\mu F$  ceramic capacitor close to the IN and GND pins. A higher value of  $C_{IN}$  can be used to further reduce the voltage drop during high current applications.

#### **Bias Filter Capacitor:**

A  $1\mu F$  ceramic capacitor should be placed between the BIAS and GND pins to bypass the high-frequency noise of the bias supply.

#### **Output Filter Capacitor:**

A 10 $\mu$ F output ceramic capacitor is recommended to be placed close to the IC and output connector to reduce voltage drop during load transient. Higher values of C<sub>OUT</sub> can be use to further reduce the voltage drop during high current application.

### **Output Turn-On Delay and Rise Slew Rate:**

The turn-on delay time and rise time can be easily programmed using  $R_{\text{ONx}}$  and  $C_{\text{ONx}}$ . The delay time can be calculated using the following equation:

$$t_{Delay} = R_{ON} \times C_{ON} \times ln\left(\frac{V_{EN}}{V_{EN} - 1.2}\right)$$

The minimum delay time is 200µs.

The rise time slew rate can be calculated using the following equation:

$$SR = \frac{V_{EN} - 1.2}{R_{ON}} \times 0.23 \times 10^9$$
 (V/s)

### Where:

- V<sub>EN</sub> is the control input voltage.
- The typical rise slew rate is 1.6V/ms when Ron=300k $\Omega$ , V<sub>EN</sub>=3.3V, V<sub>IN</sub>=5V.

#### **Output Discharge:**

When the pass MOSFETs are off,  $210\Omega$  on-chip load resistors are connected to the outputs to quickly discharge the outputs.

#### **Short Circuit Protection:**

When  $V_{\text{OUT}}$  is lower than  $V_{\text{IN}}/3$ , a hard short condition is assumed. The device will latch off until the ON pin is reset for the respective channel.

#### **PCB Layout Guide:**

For best performance of the SY20823, the following guidelines must be strictly followed:

- Keep all power traces as short and wide as possible. It's recommended to use a 2-layer or 4layer board for thermal performance and better capability of current flow.
- It is recommended to place a minimum of 6 vias around each power pin, including IN1, IN2, OUT1, and OUT2, to efficiently distribute current across different layers of the PCB.
- 3. Place the input capacitor close to the device, and the output capacitor close to the device and connectors for better transient performance.
- 4. Place the bias capacitor close to the device to reduce the noise on the bias supply.



Figure 3. PCB Layout Suggestion



# **Schematic**



### **BOM List**

| DOM LIOU             |                            |                |              |
|----------------------|----------------------------|----------------|--------------|
| Reference Designator | Description                | Part Number    | Manufacturer |
| U1                   | Ultra Low Loss Load Switch | SY20823DFC     | Silergy      |
| C0                   | 1uF/10V, 0603, X7R         |                | TDK          |
| C11, C21             | NA                         |                |              |
| C12, C13, C22, C23   | 10uF/6.3V, 0805, X7R       | C2012X7R0J226M | TDK          |
| C15, C25             | 10nF/10V, 0603, X7R        | C1608X7R1H103K | TDK          |
| R11, R21             | 300kΩ, 1%, 0603            |                |              |



## **DFN2x2-8 Package Outline**





**Top View** 

**Side View** 



**Bottom View** 

Note: All dimensions are in millimeters and exclude mold flash and metal burr.





Recommended PCB Layout in Metric Units

Recommended PCB Layout in Imperial Units (mil)

Notes: All dimensions in mm except the PCB layout in Imperial units (mil).

All dimensions do not include mold flash & metal burr.



## **Taping & Reel Specification**

## **DFN2x2-8 Taping Orientation**



## **Carrier Tape & Reel Specification for Packages**



| Package | Tape width | Pocket    | Reel size | Trailer    | Leader length | Qty per |
|---------|------------|-----------|-----------|------------|---------------|---------|
| types   | (mm)       | pitch(mm) | (Inch)    | length(mm) | (mm)          | reel    |
| DFN2x2  | 8          | 4         | 7"        | 400        | 160           | 3000    |



### **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, however, not warranted. Please make sure that you have the latest revision.

| Date         | Revision     | Change                            |  |  |  |
|--------------|--------------|-----------------------------------|--|--|--|
| Mar.20, 2024 | Revision 1.0 | Language improvements for clarity |  |  |  |
| Apr.10, 2014 | Revision 0.9 | Initial Release                   |  |  |  |



#### IMPORTANT NOTICE

- Right to make changes. Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.
- Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.
- Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.
- Suitability for use. Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of a Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.
- Terms and conditions of commercial sale. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.
- No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

© 2024 Silergy Corp.

All Rights Reserved.