

## SY22309AS22-J01 21-bit Dynamic Range True Ambient Light Sensor with Clear channel and High Speed I<sup>2</sup>C Interface

### **General Description**

The SY22309AS22-J01 device, an ambient light sensor (ALS) with clear channel, features high sensitivity, wide dynamic range and fast communication speed through I<sup>2</sup>C interface.

The SY22309AS22-J01 has 2 photodiode arrays. ALS PD is to sense visible light which includes 6 sensitive ranges and Clear PD is to sense visible and infrared which includes 2 sensitive ranges. ALS channel reading (digital count) is proportional to the illuminance regardless of the light sources while Clear channel reading is related to light source due to its full spectrum response; furthermore, no extra data manipulation is required. It also has a built-in circuit to reject the 50Hz/60Hz flicker noise caused by indoor light sources. Due to a well-engineered optical coating on the top of the ALS PD, its spectral response is almost the same as human eye's photopic vision. Thus, system can tell the external light source type by checking the ratio of Clear/ALS channel data, then different preset correction coefficient can be chosen to adapt to different light sources.

The SY22309AS22-J01 is available in a small SMD L2.0mm×W1.5mm×H0.6mm package.

#### Features

- ALS Channel
  - Output Count Proportional to Lux
  - Indoor Light Source Flicker Noise Rejection
  - Matching Human Eye's Response (Photopic Vision Curve)
  - 6 Selectable Measurement Ranges
  - Finest Resolution: Down to 0.0079 lux/counts
  - Maximum Detection Range 16512 lux
- Clear Channel
  - Indoor Light Source Flicker Noise Rejection
  - 2 Selectable Measurement Ranges
- Green Power
  - Less than 110µA Supply Current
  - Less than 1µA Supply Current When Powered Down
- Easy to Use
  - SMBus Compatible I<sup>2</sup>C Interface
  - Temperature Compensation
- Wide Operating Voltage Range
  - 1.7V to 3.6V Supply for I<sup>2</sup>C Interface
  - 2.3V to 3.6V Supply for Sensor
  - Wide Operating Temperature Range
  - -40°C to +85°C Ambient Temperature

### Applications

- TV Panel Control
- Smart Phone
- Accessories
- Industrial Control
- Lighting Control
- Laptops (Intel ISH Qualified)



#### Figure 1. Typical Application Schematic Diagram [1]

Note 1: Bypass capacitors should be placed as close as possible to the device to eliminate noise.



## **Functional Block Diagram**



Figure 2. Block Diagram



| Pin No | Pin Name | Pin Description                                                                                             |
|--------|----------|-------------------------------------------------------------------------------------------------------------|
| 1      |          | I <sup>2</sup> C address pin - pulled high for address 0x45, pulled low for address 0x44. Floating is not   |
| 1      | ADDK     | allowed.                                                                                                    |
| 2      | VDD      | Positive supply: 2.3V to 3.6V.                                                                              |
| 3      | GND      | Ground pin.                                                                                                 |
| 4      | NC       | No connection.                                                                                              |
| 5      | SCL      | I <sup>2</sup> C clock line. The I <sup>2</sup> C bus lines can be pulled from 1.7V to above VDD, 3.6V max. |
| 6      | SDA      | I <sup>2</sup> C data line. The I <sup>2</sup> C bus lines can be pulled from 1.7V to above VDD, 3.6V max.  |
| 7      | INTn     | Interrupt output with open-drain configuration, low level active.                                           |
| 8      | NC       | No connection.                                                                                              |

| <b>Absolute Maximum Ratings</b> [1] $T_A = +25^{\circ}C$ | Min    | Max | Unit |  |
|----------------------------------------------------------|--------|-----|------|--|
| Supply Voltage                                           | -0.3   | 4.0 | V    |  |
| I <sup>2</sup> C Bus Voltage                             | -0.3   | 4.0 | V    |  |
| I <sup>2</sup> C Bus Current                             |        | 10  | mA   |  |
| Human Body Model                                         | ±2000  |     |      |  |
| Charged Device Model                                     | ±500 V |     |      |  |

| Recommended Operation Conditions | Min | Max | Unit |
|----------------------------------|-----|-----|------|
| Supply Voltage                   | 2.3 | 3.6 | V    |
| Operating Temperature            | -40 | 85  | °C   |



# SY22309AS22-J01

| <b>Electrical Characteristics</b> The general test conditions are $V_{DD} = 3.0V$ , $T_A = +25^{\circ}C$ |                                     |                                                                                 |      |        |       |            |  |  |  |
|----------------------------------------------------------------------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------|------|--------|-------|------------|--|--|--|
| Parmeter                                                                                                 | Symbol                              | Condition                                                                       | Min  | Тур    | Max   | Unit       |  |  |  |
| Power Supply Range                                                                                       | V <sub>DD</sub>                     |                                                                                 | 2.3  | 3.0    | 3.6   | V          |  |  |  |
| Supply Current when ALS is Disabled                                                                      | Idd_off                             | $ALS_EN = 0$                                                                    |      |        | 0.1   | μΑ         |  |  |  |
| Sumply Current for ALS Enchlad                                                                           | I <sub>DD_ONE</sub>                 | ALS_EN =1,<br>Range[2:0] = 3b'0xx                                               | 60   | 90     | 110   | μA         |  |  |  |
| Supply Current for ALS Enabled                                                                           |                                     | ALS_EN =1, Range[2:0] = 3b'1xx                                                  | 50   | 80     | 100   | μΑ         |  |  |  |
| Full Scale Output ADC for Both Channels                                                                  | DATA <sub>ADC_FS</sub>              |                                                                                 |      |        | 65535 | counts     |  |  |  |
| Finest Resolution for ALS<br>Channel [1]                                                                 | RES <sub>finest</sub>               | Range[2:0] = 3b'100                                                             |      | 0.0079 |       | lux/counts |  |  |  |
| White LED, Ev=100lux                                                                                     | ADC count value<br>ratio: Clear/ALS | Range[2:0]=3b'011 for Clear<br>channel,<br>range[2:0]=3b'000 for ALS<br>channel |      | 0.09   |       |            |  |  |  |
| Dark ADC Count                                                                                           | DATA <sub>DARK</sub>                | Ev = 0 lux, Range[2:0] = 3b'000                                                 |      |        | 5     | counts     |  |  |  |
| ALS Count @Ev=100lux [2]                                                                                 | DATA <sub>ALS</sub>                 | Range[2:0] = 3b'000                                                             | 5710 | 6350   | 6990  | counts     |  |  |  |

| <b>I<sup>2</sup>C Electrical Specifications</b> [3] Unless otherwise specified, $V_{DD} = 3.0V$ , $T_A = +25^{\circ}C$ |                             |                                       |                     |      |                      |      |  |  |
|------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------------|---------------------|------|----------------------|------|--|--|
| Parameter                                                                                                              | Symbol                      | Condition                             | Min                 | Тур  | Max                  | Unit |  |  |
| Supply Voltage Range for I <sup>2</sup> C Interface                                                                    | V <sub>I<sup>2</sup>C</sub> |                                       | 1.7                 | -    | V <sub>DD</sub> +0.3 | V    |  |  |
| SCL Clock Frequency                                                                                                    | f <sub>SCL</sub>            |                                       | -                   | -    | 750                  | kHz  |  |  |
| Low Level Input Voltage of SCL and SDA                                                                                 | VIL                         |                                       | -                   | -    | 0.55                 | V    |  |  |
| High Level Input Voltage of SCL and SDA                                                                                | VIH                         |                                       | 1.25                | -    | -                    | V    |  |  |
| Hysteresis of Schmitt Trigger Input                                                                                    | V <sub>hys</sub>            |                                       | -                   | 0.75 | -                    | V    |  |  |
| Low-level Output Voltage (Open-drain) at 4mA Sink Current                                                              | Vol                         |                                       | -                   | -    | 0.4                  | v    |  |  |
| Input Leakage for Each SDA, SCL                                                                                        | Ii                          |                                       | -10                 | -    | 10                   | μΑ   |  |  |
| Pulse Width of Spikes Suppressed by the Input Filter                                                                   | tsp                         |                                       | -                   | -    | 50                   | ns   |  |  |
| SCL Falling Edge to SDA Output Data Valid                                                                              | tAA                         |                                       | -                   |      | 0.9                  | μs   |  |  |
| Capacitance for Each SDA and SCL Pin                                                                                   | Ci                          |                                       | -                   | -    | 10                   | pF   |  |  |
| Hold Time (Repeated) START Condition                                                                                   | t <sub>HD:STA</sub>         |                                       | 0.6                 | -    | -                    | μs   |  |  |
| Low Period of the SCL Clock                                                                                            | tLOW                        |                                       | 1.3                 | -    | -                    | μs   |  |  |
| High Period of the SCL Clock                                                                                           | thigh                       |                                       | 0.6                 | -    | -                    | μs   |  |  |
| Set-up Time for A Repeated START Condition                                                                             | t <sub>SU:STA</sub>         |                                       | 0.6                 | -    | -                    | μs   |  |  |
| Data Hold Time                                                                                                         | t <sub>HD:DAT</sub>         |                                       | 30                  | -    | -                    | ns   |  |  |
| Data Set-up Time                                                                                                       | tsu:dat                     |                                       | 100                 | -    | -                    | ns   |  |  |
| Set-up Time for STOP Condition                                                                                         | tsu:sto                     |                                       | 0.6                 | -    | -                    | μs   |  |  |
| Bus Free Time between A STOP and START<br>Condition                                                                    | tbuf                        |                                       | 1.3                 | -    | -                    | μs   |  |  |
| Rise Time of Both SDA and SCL                                                                                          | t <sub>R</sub>              | $R_{pull-up} = 10k\Omega, C_b = 10pF$ | -                   | 95   | -                    | ns   |  |  |
| Fall Time of SDA and SCL                                                                                               | t <sub>F</sub>              | $R_{pull-up} = 10k\Omega, C_b = 10pF$ | -                   | 25   | -                    | ns   |  |  |
| Capacitive Load for Each Bus Line                                                                                      | Cb                          |                                       | -                   | -    | 0.4                  | nF   |  |  |
| SDA and SCL System Bus Pull-up Reistor                                                                                 | R <sub>pull-up</sub>        | Maximum is determined by tr and tr    | -                   | 10   | -                    | kΩ   |  |  |
| Data Valid Time                                                                                                        | tvd:dat                     |                                       | -                   | -    | 0.9                  | μs   |  |  |
| Data Valid to Acknowledge Time                                                                                         | tvd:ACK                     |                                       | -                   | -    | 0.9                  | μs   |  |  |
| Noise Margin at the Low Level                                                                                          | VnL                         |                                       | 0.1 V <sub>DD</sub> | -    | -                    | V    |  |  |
| Noise Margin at the High Level                                                                                         | V <sub>nH</sub>             |                                       | $0.2 V_{DD}$        | -    | -                    | V    |  |  |

**Note 1:** Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: Fluorescent light (6500K) is used as light source unless otherwise specified. White LED is substituted in mass production.

**Note 3:** The I<sup>2</sup>C bus protocol was developed by Philips (now NXP). For a complete description of the I<sup>2</sup>C protocol, please review the NXP I<sup>2</sup>C design specification at http://www.I<sup>2</sup>C-bus.org/references/.



# SY22309AS22-J01



Figure 3. I<sup>2</sup>C Timing Diagram



### **Typical Performance Curves**





Supply voltage (V)

Normalized Output vs. Angular Displacement





### **Detailed Description**

#### **Ambient Light Sensing**

Shown in Figure 4 is the relative spectral response of SY22309AS22-J01. The ALS channel spectral response accurately matches human eye's photopic vision curve. Under the same illuminance (lux), the ratio of ALS channel ADC reading of an incandescent lamp (rich of IR radiation) to that of a fluorescent lamp (no IR radiation) is close to 1.0.

Due to full spectral response of the Clear channel and lack of IR radiation for fluorescent and white LED light sources, the ratio of ADC reading of fluorescent to that of a white LED is also close to 1.0. When exposed to an incandescent light source (rich of IR radiation), the Clear channel ADC reading becomes significant. The Clear channel data can be used to identify the light source type and make the necessary corrections.







The Power grids are using either 50Hz or 60Hz AC. The artificial light sources powered by the grid vary in intensity at the power grid frequencies. The varying light intensity is one of the noise sources for light sensors. To eliminate the noise caused by power grid, the integration time of the internal ADC shall be set as an integer multiple of noise signal period. For example, for a 50Hz grid eliminating the noise can be done by setting up the ADC integration time to n\*20ms ( $n=1,2...n_i$ )

The Integration Time for SY22309AS22-J01 can be configured as either 200ms by setting bit 2 in register CON2 to 0, or 400ms by setting this bit to 1.

#### **Interrupt Function**

The ALS interrupts are governed by the high and low thresholds programmed in the registers 0x05 to 0x08. The INT\_FLAG is set when the ALS reading (ALS\_DATA) exceeds the high ALS interrupt threshold (INT\_HTL & INT\_HTH) or falls below the low ALS interrupt threshold (INT\_LTL & INT\_LTH).

To further control when an interrupt occurs, SY22309AS22-J01 provides a persistence filter which allows the user to specify the number of consecutive out-of-range ALS readings before an interrupt is asserted. See Figure 5 for details where PRST is 1. Once the persistence filter generates an interruption, INT\_FLAG will be set and the open-drain output INTn will be set to low.

The interrupt flag is cleared when by using an I<sup>2</sup>C write to Register 0x01. The INTn open-drain output will be reset to high impedance (HZ) as a result.

If only the above-high-threshold interrupt is required, set the low threshold value 0x0000. If only the below-low-threshold interrupt is required, set the high threshold value 0xFFFF. If no interrupt is required, set the high threshold value 0xFFFF, and the low threshold value 0x0000, which is the default setting.





**Figure 5. ALS Interrupt Example** 

#### **Calculating Ambient Lux**

ALS channel data is directly proportional to the illuminance at the surface of the IC, regardless of the light sources. No extra data manipulation needs to be done for simple lux calculation. Therefore, the illuminance (lux) can be obtained simply by multiplying ALS data (ALS\_DATA) by its corresponding resolution.

| rubie it fills benski fity at Differ ent Ranges |                         |                   |  |  |  |  |  |
|-------------------------------------------------|-------------------------|-------------------|--|--|--|--|--|
| Range Setting Range [2:0]                       | Resolution [ lux/count] | Full Range [ lux] |  |  |  |  |  |
| (1 0 0)                                         | 0.0079                  | 516               |  |  |  |  |  |
| (0 0 0)                                         | 0.0157                  | 1032              |  |  |  |  |  |
| (1 0 1)                                         | 0.0315                  | 2064              |  |  |  |  |  |
| (0 0 1)                                         | 0.063                   | 4128              |  |  |  |  |  |
| (1 1 0)                                         | 0.126                   | 8256              |  |  |  |  |  |
| (0 1 0)                                         | 0.2519                  | 16512             |  |  |  |  |  |

| Table 1.  | <b>ALS</b> Sensitivity | at Different | Ranges |
|-----------|------------------------|--------------|--------|
| I apic I. | TILD DUBLINITY         | at Duite the | manges |

However, in a typical application, the ambient light sensor is packaged or placed behind a window as shown in Figure 6. The transmittance of the sensor window ranges from 80% to 5%, or lesser. To obtain the actual illuminance, the transmittance has to be taken into account when calculating lux.

ALS\_DATA = (Ambient Light in lux) \* (Transmittance of Window)/Resolution

#### Example 1

The illuminance where the ambient light sensor is placed is 100 lux, the transmittance of sensor window is 20%, the resolution of the ambient light sensor is set at 0.0079lux/counts; the output count of the ambient light sensor is calculated as:

ALS\_DATA = Illuminance \* Transmittance/Resolution = 100 lux \* 20%/(0.0079lux/counts) = 2532 counts.

It will result in a sensitivity of 25.32 counts/lux.

#### Example 2

The illuminance where the ambient light sensor is placed is 100 lux, the transmittance of sensor window is 5%, the resolution of the ambient light sensor is set at 0.0079lux/counts; the output count of the ambient light sensor is:

ALS\_DATA = Illuminance \* Transmittance/Resolution = 100 lux \* 5%/(0.0079lux/counts) = 633 counts.

It will result in a sensitivity of 6.33 counts/lux.



#### Figure 6. Ambient Light Sensor Mounted Inside an Apparatus

The light attenuation due to air gap between window bottom surface and top surface of sensor is neglected during above calculations. In actual applications, light attenuation can be induced by window transmittance, air gap, IC SMT error, etc. So normally actual test is recommended to get the system level sensitivity where all above factors will be taken into account.

#### **VDD** Power-up and Power Supply Considerations



Upon power-up, please ensure that the slew rate of VDD is greater than 0.5V/ms. After power-up, the supply voltage shall NOT drop below 2.0V. If this happens, please switch off the power, wait more than 1 second to discharge the device power supply rail (to get a reliable Power-On-Reset), and then power on the device again.



Slew rate =  $\Delta V / \Delta t > 0.5 V / ms$ 

Figure 7. Waveform of Supply Voltage VDD

#### Layout Considerations

The SY22309AS22-J01 is designed to reduce the influences of the PCB layout. There are only a few considerations that will ensure best performance. Route the supply and I<sup>2</sup>C traces as far as possible from all sources of noise. A 0.1µF to 1µF decoupling capacitor needs to be placed close to the device.

#### I<sup>2</sup>C Read / Write Register Data

The IC's I<sup>2</sup>C slave address is 0x44 when ADDR pin is tied to GND or 0x45 when ADDR pin is tied to VDD. Figures 8 and 9 detail the protocol of writing or reading the register data inside the SY22309AS22-J01.



- NA : Not Acknowledged (1)
- Р : Stop Condition
- R : Read (1)
- : Write (0) W
- S : Start Condition
- : Repeat Start Sr
- : Continuation of Protocol
  - : Mater to Slave
    - : Slave to Mater



### **Register Map**



There are nine 8-bit registers accessible via I<sup>2</sup>C. Register 0x00 has a fixed value 0x21 for communication test. Registers 0x01 and 0x02 configure the device's operation. Registers 0x03 and 0x04 contain the real time ADC data for either ALS or Clear channel. Registers 0x05 through 0x08 store the various thresholds which trigger interrupt events.

| Register | Register Name Bit |                       |                 |       |       |          |          |      |       |         |
|----------|-------------------|-----------------------|-----------------|-------|-------|----------|----------|------|-------|---------|
| Address  | Register Manie    | 7                     | 6               | 5     | 4     | 3        | 2        | 1    | 0     | Default |
| 0x00     | COM_TEST          |                       | Chip ID         |       |       |          |          | 0x21 |       |         |
| 0x01     | CONFIG1           | ALS_EN                |                 | (Writ | e 0)  |          | INT_FLAG | PRST | [1:0] | 0x00    |
| 0x02     | CONFIG2           | (Write 0) RANGE [2:0] |                 |       |       |          | 0x00     |      |       |         |
| 0x03     | ALS_DATAL         |                       | ALS_DATA [7:0]  |       |       |          |          | 0x00 |       |         |
| 0x04     | ALS_DATAH         |                       | ALS_DATA [15:8] |       |       |          |          |      | 0x00  |         |
| 0x05     | INT_LTL           |                       | INT_LT [7:0]    |       |       |          |          |      | 0x00  |         |
| 0x06     | INT_LTH           |                       | INT_LT [15:8]   |       |       |          |          |      | 0x00  |         |
| 0x07     | INT_HTL           | INT_HT [7:0]          |                 |       |       |          | 0xFF     |      |       |         |
| 0x08     | INT_HTH           |                       |                 |       | INT_H | Г [15:8] | ]        |      |       | 0xFF    |

#### **Registers and Register Bits**

| Register 0x00 (COM_TEST) –Communication Test Register |        |         |         |                                                                                                                                                                                  |  |  |  |  |
|-------------------------------------------------------|--------|---------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit                                                   | Access | Default | Name    | Description                                                                                                                                                                      |  |  |  |  |
| 7:0                                                   | RO     | 0x21    | Chip_ID | Read this register through I <sup>2</sup> C interface to identify the device with chip ID is 0x21. It can also help to test whether the communication link is established or not |  |  |  |  |

| Register 0x0 | Register 0x01 (CON1) – Configure Registers 1 |         |                                                                   |                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|--------------|----------------------------------------------|---------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Bit          | Access                                       | Default | Name                                                              | Description                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| 7            | RW                                           | 0x00    | ALS_EN When =0, Power-down mode<br>When =1, Normal operation mode |                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| 6:3          | RW                                           | 0x00    | Reserved Unused register bit- write 0                             |                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| 2            | R                                            | 0x00    | INT_FLAG                                                          | When = 0, no interrupt has occurred since power-on or last "clear"<br>When = 1, an interrupt event occurred                                                                                                                                                                                                         |  |  |  |  |  |
| 1:0          | RW                                           | 0x00    | PRST                                                              | For bits 1:0 = (see the following)<br>00, set INT_FLAG if 1 reading trips the threshold value<br>01, set INT_FLAG if 4 consecutive readings trip the threshold value<br>10, set INT_FLAG if 8 consecutive readings trip the threshold value<br>11, set INT_FLAG if 16 consecutive readings trip the threshold value |  |  |  |  |  |



# SY22309AS22-J01

| Register 0x0 | Register 0x02 (CON2) – Configure Register 2 |         |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|--------------|---------------------------------------------|---------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit          | Access                                      | Default | Name     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 7:3          | R/W                                         | 0x00    | Reserved | Unused register bit- write 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 2:0          | R/W                                         | 0x00    | RANGE    | For bits 2:0 = (see the following)<br>000, ALS channel detection range is 1032lux;<br>001, ALS channel detection range is 4128lux;<br>010, ALS channel detection range is 16512lux;<br>011, Clear channel is chosen, the detection range is 11200lux for<br>fluorescent lamp, 1900lux for incandescent lamp;<br>100, ALS channel detection range is 516lux;<br>101, ALS channel detection range is 2064lux;<br>110, ALS channel detection range is 8256lux;<br>111, Clear channel is chosen, the detection range is 5600lux for<br>fluorescent lamp, 950lux for incandescent lamp |  |  |  |  |

| Register 0x03 (ALS_DATAL) – Lower 8 Bits of ALS/CLEAR Data |        |         |           |                                                                                                                                                   |  |  |  |  |
|------------------------------------------------------------|--------|---------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit                                                        | Access | Default | Name      | Description                                                                                                                                       |  |  |  |  |
| 7:0                                                        | R/W    | 0x00    | ALS_DATAL | ALS_DATA [70]<br>When Range [2:0] =3b'x11, it's the lower byte of Clear channel;<br>When Range [2:0] = others, it's the lower byte of ALS channel |  |  |  |  |

| Register 0x04 (ALS_DATAH) – Upper 8 Bits of ALS/CLEAR Data |        |         |           |                                                                                                                                                    |  |
|------------------------------------------------------------|--------|---------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                        | Access | Default | Name      | Description                                                                                                                                        |  |
| 7:0                                                        | R/W    | 0x00    | ALS_DATAH | ALS_DATA [158]<br>When Range [2:0] =3b'x11, it's the upper byte of Clear channel;<br>When Range [2:0] = others, it's the upper byte of ALS channel |  |

| ALS Interrupt Threshold Registers (0x05) |        |         |         |                                                    |  |
|------------------------------------------|--------|---------|---------|----------------------------------------------------|--|
| Bit                                      | Access | Default | Name    | Description                                        |  |
| 7:0                                      | RW     | 0x00    | INT_LTL | Lower byte of interrupt low threshold, INT_LT [70] |  |

| ALS Interrupt Threshold Registers (0x06) |        |         |         |                                                     |  |
|------------------------------------------|--------|---------|---------|-----------------------------------------------------|--|
| Bit                                      | Access | Default | Name    | Description                                         |  |
| 7:0                                      | RW     | 0x00    | INT_LTH | Upper byte of interrupt low threshold, INT_LT [158] |  |

| ALS Interrupt Threshold Registers (0x07) |        |         |         |                                                     |  |
|------------------------------------------|--------|---------|---------|-----------------------------------------------------|--|
| Bit                                      | Access | Default | Name    | Description                                         |  |
| 7:0                                      | RW     | 0xFF    | INT_HTL | Lower byte of interrupt high threshold, INT_HT [70] |  |

| ALS Interrupt Threshold Registers (0x08) |        |         |         |                                                      |  |
|------------------------------------------|--------|---------|---------|------------------------------------------------------|--|
| Bit                                      | Access | Default | Name    | Description                                          |  |
| 7:0                                      | RW     | 0xFF    | INT_HTH | Upper byte of interrupt high threshold, INT_HT [158] |  |



### **Package Outline Dimensions**



**Notes 1:** All tolerances are  $\pm 0.1$  mm, unless otherwise specified. **Notes 2:** Sensing center coordinate is at point A (x,y) = (0.99, 0.43).

Notes 3: Sensitive area: 0.42mm x 0.25mm.

Notes 4: Unit is mm.



## **Packaging Quantity Specifications**



Dimensions of Reel (Unit: mm)





#### Dimensions of Tape (Unit: mm)



|    | DIM  | ±           |
|----|------|-------------|
| Ao | 2.35 | 0.05        |
| Bo | 1.85 | 0.05        |
| Ko | 0.88 | +0.05/-0.10 |



### **Recommended Method of Storage**

Storage is recommended as soon as the bag has been opened to prevent moisture absorption. The following conditions should be observed, if bags are not available:

- Storage temperature: 10°C to 30°C
- Storage humidity:  $\leq 60\%$  RH max.
- Storage Time:  $\leq 168$ hr max.

### **Moisture-Proof Package**

To avoid moisture absorption by the resin, the product should be stored under the following conditions:

- Temperature:  $23 \pm 5^{\circ}C$
- Relative humidity: 60% (max)
- Baking is required if the devices have been stored unopened for more than six months.

### **ESD** Precaution

Proper storage and handling procedures should be followed to prevent ESD damage to the devices especially when they are removed from the Anti-static bag. Electro-Static Sensitive Devices warning labels are on the packing.

### Make any necessary soldering correction manually

Temperature shall be no more than 350°C (25W for soldering iron) within 3 seconds. Make sure do not do this more than one time for any given pin.

### **Recommended Solder Profile**



Notes 1: Reflow soldering should not be done more than twice.

Notes 2: Do not put stress on the devices during heating stage while soldering.

Notes 3: Do not warp the circuit board after soldering.



# **Revision History**

| <b>Revision Number</b> | <b>Revision Date</b> | Description                                                                                                                                                                                                                                                | Pages changed |
|------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 0.9                    | 05/05/2019           | Initial Release                                                                                                                                                                                                                                            |               |
|                        | 08/23/2021           | 1. Update the block diagram.                                                                                                                                                                                                                               |               |
| 0.9A                   |                      | 2. Update the description of Pin 1 to "I <sup>2</sup> C address pin - pulled high for address 0x45, pulled low for address 0x44."                                                                                                                          |               |
|                        |                      | 3. Update the description of "The I <sup>2</sup> C slave address of SY22309AS22-J01's is internally hardwired as 0b1000100 (0x44)" to "The IC's I <sup>2</sup> C slave address is 0x44 when ADDR pin is tied to GND or 0x45 when ADDR pin is tied to VDD." |               |
| 0.9B                   | 11/17/2021           | Update POD information                                                                                                                                                                                                                                     |               |
| 1.0                    | 11/17/2022           | Production Release                                                                                                                                                                                                                                         |               |

Revision history is for reference only and may not be comprehensive or complete.



#### **IMPORTANT NOTICE**

1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.

2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.

3. Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.

4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safetyrelated requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.

6. **No offer to sell or license**. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

© 2023 Silergy Corp.

All Rights Reserved.