

#### SQ82968 Octal, 16-Bit, SPI, Voltage Output DAC with Internal Reference

#### **General Description**

The SQ82968 is an octal, 16-bit, buffered voltage-output DAC with low power consumption. The device is a highly efficient and accurate digital-to-analog converter designed for applications requiring the conversion of digital signals into analog voltages. Operating within a voltage supply range of 2.7V to 5.5V, this device is suitable for a wide range of electronic systems. The SQ82968 includes an on-chip 1.25V/2.5V, 8 ppm/°C reference with an internal gain of two, providing full-scale output voltage range of 2.5V or 5V. The internal reference is turned off at power-up, and an external reference is enabled by default. The internal reference can be selected and enabled using a SPI write.

The SQ82968 power-on reset output voltages are set to 0V or midscale and remain at this level until a valid write occurs. The device has a power-down feature, which can significantly reduce current consumption to as low as  $0.1\mu$ A at 3V ( $0.2\mu$ A at 5V), offering software selectable output load for individual or multiple DAC channels during power-down mode and optimizing power efficiency. The SQ82968 also offers a simultaneous update LDAC\_N input pin, enabling the simultaneous update of all DAC outputs. This feature is further enhanced by the capability to select specific DAC channels for the simultaneous update, providing precise control over the output voltages. The device features an asynchronous CLR\_N input pin that allows all DAC outputs to be updated to a user-programmable zero, midscale, or full scale.

The versatile 3-wire serial interface operates at clock rates of up to 50MHz and is compatible with standard SPI<sup>®</sup>, QSPI<sup>™</sup>, MICROWIRE<sup>™</sup>, and DSP interface standards. The on-chip precision output amplifiers facilitates rail-to-rail output swing.

The SQ82968 is available in a 2.605mm x 2.605mm 16ball CSP package.

#### **Typical Application**



#### **Features**

- Low Power, Small Footprint, Octal, 16-bit DAC
- 2.7V to 5.5V Power Supply
- Power-down Capability
- Shutdown Current: 0.1µA at 3V and 0.2µA at 5V(typ.)
- On-chip 1.25V/2.5V, 8 ppm/°C Reference
- Power-on Reset to 0V or Midscale
- Configurable Power-down DAC Outputs
- Hardware/Software LDAC\_N and LDAC\_N Controls
- Software Configurable DAC Output Reset to 0V, Mid-Scale or Full Scale
- Rail-to-rail Operation
- Available in 16-ball CSP Package

#### Applications

- Optical Networking
- Battery Test Equipment
- Industrial Automation
- Data Acquisition Systems



# SQ82968

#### **Ordering Information**

| Ordering<br>Part Number | Package<br>Type       | Top Mark        | Note                                                      |
|-------------------------|-----------------------|-----------------|-----------------------------------------------------------|
| SQ82968VZS              | CSP2.605<br>×2.605-16 | FMW <i>xy</i> z | 16-bit, 1.25V internal reference, power-on reset to 0V    |
| SQ82968CVZS             | CSP2.605<br>×2.605-16 | GWQ <i>xy</i> z | 16-bit, 2.5V internal reference, power-on reset to 0V     |
| SQ82928VZS              | CSP2.605<br>×2.605-16 | GWT <i>xy</i> z | 12-bit, 1.25V internal reference,<br>power-on reset to 0V |

Note: **x** = **year code**, **y** = **week code**, **z** = **lot number code**.

#### Pinout (Top View)



(CSP2.605×2.605-16)

### **Pin Description**

| Pin No. | Pin Name           | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B3      | VDD                | Power Supply Input (2.7 to 5.5V).                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| B4      | VOUTA              | Analog Output Voltage from DAC A.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| C4      | VOUTC              | Analog Output Voltage from DAC C.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| C3      | VOUTE              | Analog Output Voltage from DAC E.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| D4      | VOUTG              | Analog Output Voltage from DAC G.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| D3      | VREFIN/<br>VREFOUT | The device has a common pin for reference input and reference output. When using<br>the internal reference, this is the reference output pin. When using an external<br>reference, this is the reference input pin. The default for this pin is as a reference<br>input.                                                                                                                                                                                                |
| D2      | CLR_N              | Asynchronous Clear Input. The CLR_N input is falling edge sensitive. When CLR_N is low, all LDAC_N pulses are ignored. When CLR_N is activated, the input register and the DAC registers are updated with the data contained in the CLR_N code register-zero, midscale, or full scale. Default setting is 0V for all the outputs.                                                                                                                                       |
| D1      | VOUTH              | Analog Output Voltage from DAC H.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| C1      | VOUTF              | Analog Output Voltage from DAC F.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| C2      | VOUTD              | Analog Output Voltage from DAC D.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| B1      | VOUTB              | Analog Output Voltage from DAC B.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| A1      | GND                | Ground reference level for all circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                               |
| A3      | DIN                | Serial Data Input. This device has a 32-bit shift register. Data is clocked into the register on the falling edge of the serial clock input.                                                                                                                                                                                                                                                                                                                            |
| A2      | SCLK               | Serial Clock Input. The interface supports clock rates up to 50MHz.                                                                                                                                                                                                                                                                                                                                                                                                     |
| B2      | LDAC_N             | Pulsing this pin low allows any or all DAC registers to be simultaneously updated if<br>the input registers have new data. Alternatively, this pin can be tied permanently<br>low.                                                                                                                                                                                                                                                                                      |
| A4      | SYNC_N             | Active Low Control Input. This serves as the frame synchronization signal for the input data. Upon its transition to a low state, it activates the SCLK and DIN buffers, enabling the input shift register. The subsequent data transfer occurs during the falling edges of the next 32 clocks. If the signal returns to a high state prior to the 32 <sup>nd</sup> falling edge, The next rising edge functions as an interrupt and the write sequence is disregarded. |





Figure 2. Functional Block Diagram



## Absolute Maximum Ratings

| Parameter (Note 1)                                | Min  | Max                   | Unit |
|---------------------------------------------------|------|-----------------------|------|
| VDD                                               | -0.3 | 6.5                   |      |
| DIN, SCLK, SYNC_N, LDAC_N, CLR_N (Digital Inputs) | -0.3 | V <sub>VDD</sub> +0.3 | V    |
| VOUTA ~ VOUTH                                     | -0.3 | V <sub>VDD</sub> +0.3 | v    |
| VREFIN/VREFOUT                                    | -0.3 | V <sub>VDD</sub> +0.3 |      |
| Junction Temperature                              | -40  | 150                   |      |
| Storage Temperature                               |      | 150                   | °C   |
| Reflow Soldering Peak Temperature                 |      | 260                   |      |
| ESD: HBM (Human Body Model)                       | ± 3  | 000                   | V    |
| ESD: CDM (Charged Device Model)                   | ± 7  | 750                   | V    |

### **Thermal Information**

| Parameter (Note 2)                                        | Value | Unit |
|-----------------------------------------------------------|-------|------|
| θ <sub>JA</sub> Junction-to-Ambient Thermal Resistance    | 55    |      |
| θ <sub>JC</sub> Junction-to-Case (Top) Thermal Resistance | 3.8   | °C/W |
| θ <sub>JB</sub> Junction-to-Board Thermal Resistance      | 30    |      |

### **Recommended Operating Conditions**

| Parameter (Note 3)                   | Min | Max              | Unit |
|--------------------------------------|-----|------------------|------|
| Operation Ambient Temperature Range  | -40 | 125              | °C   |
| Operation Junction Temperature Range | -40 | 135              | °C   |
| VDD                                  | 2.7 | 5.5              | V    |
| Digital Inputs                       | 0   | V <sub>VDD</sub> | V    |



#### **Electrical Characteristics**

 $V_{VDD}$ = 2.7V to 5.5V,  $R_L$  = 2k $\Omega$  to GND,  $C_L$  = 200pF to GND,  $V_{REFIN}$  =  $V_{VDD}$ .  $T_A$  = -40°C to 125°C, typical values are  $T_A$  = 25°C, unless otherwise noted (Note 4).

| Parameter                                | Symbol  | Test Condition                                                                         | Min | Тур           | Max   | Unit  |  |
|------------------------------------------|---------|----------------------------------------------------------------------------------------|-----|---------------|-------|-------|--|
| Static Performance                       |         |                                                                                        |     |               |       |       |  |
| Resolution                               | RES     |                                                                                        | 16  |               |       | LSB   |  |
| Integral Nonlinearity                    | INL     | Code range of 512 to 65024,<br>Output unloaded                                         |     | +1.3/<br>-2.7 | ±13.8 | LSB   |  |
| Differential Nonlinearity                | DNL     | Code range of 512 to 65024,<br>Output unloaded                                         |     | +2.6/<br>-1.0 | ±13.5 | LSB   |  |
| Zero Code Error<br>(Refer to 错误!未找到引用源。) |         |                                                                                        |     | 1.8           | 12.5  | mV    |  |
| Zero Code Error Drift (Note 5)           |         | $V_{VDD} = 5V$                                                                         |     | ±8.0          |       | μV/°C |  |
|                                          |         | V <sub>VDD</sub> = 3V                                                                  |     | ±8.0          |       | μV/°C |  |
| Full Scale Error                         | FSE     |                                                                                        |     | ±0.05         | ±0.35 | %FSR  |  |
| Gain Error                               | GE      | $V_{VDD} = 4.5V - 5.5V$                                                                |     | ±0.02         | ±0.15 | %FSR  |  |
|                                          |         | $V_{VDD} = 2.7V - 3.6V$                                                                |     | ±0.02         | ±0.25 | %FSR  |  |
| Gain Temperature Coefficient             |         | Of FSR/°C, V <sub>VDD</sub> = 5V                                                       |     | ±1.6          |       | ppm   |  |
| (Note 5)                                 |         | Of FSR/°C, V <sub>VDD</sub> = 3V                                                       |     | ±1.6          |       | ppm   |  |
| Offset Error                             | OFE     |                                                                                        |     | ±1.2          | ±12.5 | mV    |  |
| DC Power Supply Rejection Ratio          |         | $V_{VDD} \pm 10\%, V_{VDD} = 5V$                                                       |     | -78           |       | dB    |  |
| (Note 5)                                 | DO_FORK | $V_{VDD} \pm 10\%, V_{VDD} = 3V$                                                       |     | -78           |       | dB    |  |
|                                          |         | Full-scale change, $R_L = 2k\Omega$ to GND or V <sub>VDD</sub> , V <sub>VDD</sub> = 5V |     | ±38           |       | μV    |  |
| DC Crosstalk                             |         | Full-scale output change, $R_L = 2k\Omega$ to GND or $V_{VDD}$ , $V_{VDD} = 3V$        |     | ±18           |       | μV    |  |
| (External Reference) (Note 5)            |         | Load current change, $V_{VDD} = 5V$                                                    |     | ±21           |       | μV/mA |  |
| (Refer to 错误!木衣到51用源。)                   |         | Load current change, $V_{VDD} = 3V$                                                    |     | ±27           |       | μV/mA |  |
|                                          |         | Powering down, $V_{VDD} = 5V$                                                          |     | ±24           |       | μV    |  |
|                                          |         | Powering down, V <sub>VDD</sub> = 3V                                                   |     | ±17           |       | μV    |  |
|                                          |         | Full-scale change, $R_L = 2k\Omega$ to GND or V <sub>VDD</sub> , V <sub>VDD</sub> = 5V |     | ±31           |       | μV    |  |
| Internal Reference) (Note 5)             |         | Full-scale change, $R_L = 2k\Omega$ to GND or V <sub>VDD</sub> , V <sub>VDD</sub> = 3V |     | ±34           |       | μV    |  |
| (Refer to 错误!禾找到引用源。)                    |         | Load current change, V <sub>VDD</sub> = 5V                                             |     | ±27           |       | μV/mA |  |
|                                          |         | Load current change, V <sub>VDD</sub> = 3V                                             |     | ±55           |       | μV/mA |  |
| Output Characteristics                   |         |                                                                                        |     |               |       |       |  |
| Output Voltage Range (Note 5)            | Vout    |                                                                                        | 0   |               | VVDD  | V     |  |
| Consolitive Load Stability (Note E)      | C.      | RL=∞                                                                                   |     | 2             |       | nF    |  |
|                                          |         | $R_L = 2 k\Omega$                                                                      |     | 10            |       | nF    |  |
| DC Output Impedance (Note 5)             | Rout    |                                                                                        |     | 0.05          |       | Ω     |  |
| Short-Circuit Current (Note 5)           | SHORT   | V <sub>VDD</sub> = 5 V                                                                 |     | 81            |       | mA    |  |
|                                          |         | V <sub>VDD</sub> = 3V                                                                  |     | 81            |       | mA    |  |



# SQ82968

| Output Current (Note 5)    | Іоит               | Headroom = 0.2V.                                                                             | 30  |      |      | mA     |
|----------------------------|--------------------|----------------------------------------------------------------------------------------------|-----|------|------|--------|
|                            |                    | Single channel output current = $30\text{mA}$ , $V_{\text{VDD}} = 4.5\text{V} - 5.5\text{V}$ |     | 90   | 200  | mV     |
| Output Headroom            |                    | Single channel output current = $30\text{mA}$ , $V_{\text{VDD}} = 2.7\text{V} - 3.6\text{V}$ |     | 150  | 300  | mV     |
|                            |                    | Coming out of power-down mode, $V_{VDD} = 5 V$                                               |     | 3.5  |      | μs     |
| Power-up Time (Note 5)     |                    | Coming out of power-down mode, $V_{VDD} = 3 V$                                               |     | 3.0  |      | μs     |
| Reference Inputs           |                    |                                                                                              |     |      |      |        |
| Reference Current          | IREFIN             | $V_{REF} = V_{VDD} = 5.5 V$<br>(per DAC channel)                                             |     | 55   |      | μA     |
| Reference Input Range      | VREFIN             |                                                                                              | 0   |      | Vvdd | V      |
| Reference Input Impedance  | R <sub>FEFIN</sub> |                                                                                              |     | 100  |      | kΩ     |
| Reference Output           |                    |                                                                                              |     |      |      |        |
|                            |                    | $V_{VDD} = 4.5V - 5.5V$                                                                      |     | 2.5  |      | V      |
| Output Voltage             | VREFOUT            | $V_{VDD} = 2.7V - 3.6V$                                                                      |     | 1.25 |      | V      |
| Reference TC (Note 5)      |                    |                                                                                              |     | 8    |      | ppm/°C |
| Reference Output Impedance | D                  | V <sub>VDD</sub> = 5V                                                                        |     | 0.04 |      | Ω      |
| (Note 5)                   | REFOUT             | $V_{VDD} = 3V$                                                                               |     | 0.20 |      | Ω      |
| Logic Inputs (Note 5)      |                    |                                                                                              |     |      |      |        |
| Input Current              |                    | All digital inputs                                                                           |     |      | ±0.1 | μA     |
|                            | V <sub>INL</sub>   | $V_{VDD} = 4.5V - 5.5V$                                                                      |     |      | 0.8  | V      |
| Input Low Voltage          |                    | $V_{VDD} = 2.7V - 3.6V$                                                                      |     |      | 0.6  | V      |
|                            | VINH               | $V_{VDD} = 4.5V - 5.5V$                                                                      | 2.9 |      |      | V      |
| Input High Voltage         |                    | $V_{VDD} = 2.7V - 3.6V$                                                                      | 2.0 |      |      |        |
| Pin Capacitance            |                    |                                                                                              |     | 3    |      | pF     |
| Power Requirements         |                    |                                                                                              |     |      |      |        |
|                            |                    | All digital inputs at 0 or V <sub>VDD</sub> , DAC                                            |     |      |      |        |
|                            |                    | active, excludes load current,                                                               | 4.5 | 5    | 5.5  | V      |
| Power Supply Voltage       | Vvdd               | $V_{VDD} = 4.5V - 5.5V$                                                                      |     |      |      |        |
|                            |                    | All digital inputs at 0 or V <sub>VDD</sub> , DAC                                            | 27  | З    | 36   | V      |
|                            |                    | $V_{VDD} = 2.7V - 3.6V$                                                                      | 2.7 | Ũ    | 0.0  | v      |
|                            |                    | Interface inactive. All DACs                                                                 |     |      |      |        |
|                            |                    | active. DAC outputs unloaded. V <sub>IH</sub>                                                |     | 4.5  | 8.1  | mA     |
|                            |                    | = $V_{VDD}$ and $V_{IL}$ = GND, Internal reference off $V_{VDD} = 4.5V - 5.5V$               |     |      |      |        |
|                            |                    | Interface inactive. All DACs                                                                 |     |      |      |        |
|                            |                    | active. DAC outputs unloaded. VIH                                                            |     | 4.0  | 72   | m۸     |
| VDD Current                | חח                 | = $V_{VDD}$ and $V_{IL}$ = GND, Internal                                                     |     | 4.0  | 7.5  | ША     |
| (Normal Mode)              |                    | reference off, $V_{VDD} = 2.7V - 3.6V$                                                       |     |      |      |        |
|                            |                    | active. DAC outputs unloaded. VIII                                                           |     |      |      | _      |
|                            |                    | = $V_{VDD}$ and $V_{IL}$ = GND, Internal                                                     |     | 4.9  | 8.9  | mA     |
|                            |                    | reference on, $V_{VDD} = 4.5V - 5.5V$                                                        |     |      |      |        |
|                            |                    | Interface inactive. All DACs                                                                 |     | 4.6  | 8.2  | mA     |
|                            |                    |                                                                                              |     |      |      |        |

DS\_SQ82968 Rev.1.0A © 2025 Silergy Corp.



# SQ82968

|                                                    |     | = $V_{VDD}$ and $V_{IL}$ = GND, Internal reference on, $V_{VDD}$ = 2.7V – 3.6V                  |  |     |     |        |
|----------------------------------------------------|-----|-------------------------------------------------------------------------------------------------|--|-----|-----|--------|
| VDD Current                                        | lod | All eight DACs powered down, $V_{IH} = V_{VDD}$ and $V_{IL} = GND$ , $V_{VDD} = 4.5V - 5.5V$    |  | 0.2 | 4.5 | μA     |
| (All Power-Down Modes)                             |     | All eight DACs powered down,<br>$V_{IH} = V_{VDD}$ and $V_{IL} = GND$ , $V_{VDD} = 2.7V - 3.6V$ |  | 0.1 | 3.0 | μA     |
| AC Characteristics (Each output                    | )   |                                                                                                 |  |     |     |        |
| Output Voltage Settling Time                       |     | 1/4 to 3/4 scale settling to ±2 LSB                                                             |  | 3.0 |     | μs     |
| Slew Rate                                          | SR  |                                                                                                 |  | 1.5 |     | V/µs   |
| Multiplying Bandwidth<br>(Refer to 错误!未找到引用源。)     |     | $V_{REF} = 2 V \pm 0.2 V pp$                                                                    |  | 400 |     | kHz    |
| Total Harmonic Distortion<br>(Refer to 错误!未找到引用源。) | THD | $V_{REF} = 2 V \pm 0.2Vpp$ , frequency = 10kHz                                                  |  | -78 |     | dB     |
| Output Noise Spectral Density                      | NSD | DAC code = 0x8400, 10kHz                                                                        |  | 113 |     | nV/√Hz |
| Output Noise                                       |     | 0.1Hz to 10Hz, DAC code = 0x0000                                                                |  | 71  |     | µV р-р |

**Note 1:** Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Note 2:** Package thermal resistance is measured in the natural convection at  $T_A = 25^{\circ}C$  on an 8.5cm×8.5cm four-layer Silergy Evaluation Board.

**Note 3:** The device is not guaranteed to function outside its operating conditions.

Note 4: Production tested at 25°C. Limits are guaranteed by design, test or statistical correlation.

**Note 5:** Guaranteed by design and characterization; not production tested.



## CSP2.605x2.605-16 Package Outline Drawing



Side view

Notes: All dimension in millimeter and exclude mold flash & metal burr.



## **Taping & Reel Specification**

### CSP 2.605x2.605-16 taping orientation



Feeding direction ->

#### Carrier Tape & Reel specification for packages



| Package types     | Tape width | Pocket    | Reel size | Trailer *  | Leader *    | Qty per reel |
|-------------------|------------|-----------|-----------|------------|-------------|--------------|
|                   | (mm)       | pitch(mm) | (Inch)    | length(mm) | length (mm) | (pcs)        |
| CSP2.605x2.605-16 | 8          | 4         | 7"        | 280        | 160         | 3000         |

#### **Others: NA**



## **Revision History**

The revision history provided is for informational purpose only and is believed to be accurate, however, not warranted. Please make sure that you have the latest revision.

| Date          | Revision      | Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Dec. 27, 2023 | Revision 1.0  | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Mar. 28, 2024 | Revision 1.0A | <ol> <li>Recommended Operating Conditions:         <ol> <li>Delete "Operation Junction Temperature Range: -40°C to 150°C"</li> <li>SV Electrical Characteristics Table</li> <li>Input Current: change Max value from ±3 to ±0.1</li> <li>Input High Voltage: change Min value from 2.8 to 2.9</li> <li>The current of VDD (All Power-Down Modes): add the Max value 4.5</li> <li>3V Electrical Characteristics Table</li> <li>Input Current: change Max value from ±3 to ±0.1</li> <li>Input Current: change Max value from ±3 to ±0.1</li> <li>Input Current: change Max value from ±3 to ±0.1</li> <li>Input Low Voltage: change Max value from 0.8 to 0.6</li> <li>The current of VDD (All Power-Down Modes): add the Max value 3</li> <li>AC Electrical Characteristics Table</li> <li>Output Noise: change Typ value from 33 to 71</li> <li>Add specification of SQ82968C in datasheet.</li> </ol> </li> </ol> |



#### **IMPORTANT NOTICE**

1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.

2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.

3. Limited warranty and liability. Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.

4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of a Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at https://www.silergy.com, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.

6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

© 2025 Silergy Corp.

All Rights Reserved.