

# High Efficiency, 28V Input

## Single Inductor Synchronous Step Up/Down Regulator

## **General Description:**

The SY9329 is a high voltage Buck-Boost converter for USB power delivery applications. With user-selectable source mode and sink mode, it features bidirectional power delivery. In source mode, the output voltage  $V_{VBUS}$  is 5V, 7V, 9V, 12V, 15V, 20V selectable. In sink mode, the output voltage  $V_{BAT}$  is adjustable with an external resistor divider.

The device operates over a wide input voltage range from 4V to 28V and the maximum average inductor current is limited to a typical value of 10A. The four integrated low  $R_{\rm DS(ON)}$  switches minimize the conduction loss.

The SY9329 integrates an I<sup>2</sup>C compatible interface for mode selecting, output voltage setting, frequency setting, protection setting, and etc.

The device is available in compact QFN4×4-32 package.

# **Ordering Information**



| Orde | ring Number | Package type | Note |
|------|-------------|--------------|------|
| SY   | '9329OFC    | OFN4×4-32    |      |

## **Features:**

- Bidirectional Power Delivery: Source Mode and Sink Mode
- 4V to 28V Input Voltage Range
- Low  $R_{DS(ON)}$  for Internal Switches:  $25m\Omega$
- Internal Soft-start
- 8-bit ADC for Output Voltage, Input Voltage and VBUS Output Current Detection
- Fully Protected for Output Over Current, Short-circuit and Over-temperature
- I<sup>2</sup>C Compatible Interface
  - Support Interrupt for Status Feedback
  - Selectable Switching Frequency: 250kHz, 500kHz, 750kHz, 1MHz
  - Selectable VBUS Output Voltage: 5V, 7V, 9V, 12V, 15V, 20V
  - Selectable Inductor Current Limit and VBUS Output Current Limit
- Compact Package: QFN4×4-32
- UL Certificate Number: E491480
- UL 2367 Certified
- IEC/EN 62368-1 Certified

# **Applications:**

- Docking Station
- Laptop
- High-end Power Bank
- Monitor
- Car Charger
- USB PD

# **Typical Application**



Fig1. Typical Schematic Diagram



# **Pinout (Top View)**



**Top Mark: BED**xyz (Device code: BED, x=year code, y=week code, z= lot number code)

| Pin Name | Pin Number   | Description                                                                                                                                                                                                                                                                                |
|----------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BAT      | 1,2,3,4,5,32 | Power input/output pin, decouple this pin to PGND with at least a $10\mu F$ ceramic capacitor. This pin is the power input in source mode and the power output in sink mode.                                                                                                               |
| LX1      | 6,30,31      | Switching node 1.                                                                                                                                                                                                                                                                          |
| BS1      | 7            | Boot-strap pin. Supply high side gate driver. Connect a 0.1μF ceramic capacitor between the BS1 and the LX1 pin.                                                                                                                                                                           |
| EN       | 8            | IC enable control pin, logic high enable. This pin is internally pulled high by 400nA pull-up current.                                                                                                                                                                                     |
| VCC      | 9            | 3.3V LDO output, power supply for internal driver and control circuits. Decouple this pin to SGND with a minimum of 4.7µF ceramic capacitor.                                                                                                                                               |
| FB       | 10           | Sink mode output feedback pin. Connect this pin to the center point of the output resistor divider to adjust the $V_{BAT}$ output voltage: $V_{BAT}=1V\times(R_{TOP}+R_{BOT})/R_{BOT}$ .                                                                                                   |
| COMP     | 11           | Compensation pin. Connect RC network between this pin and ground.                                                                                                                                                                                                                          |
| SGND     | 12           | Signal ground.                                                                                                                                                                                                                                                                             |
| ADDR     | 13           | The device address set pin. Ground this pin to select $0x70$ . Connect this pin to GND with an external resistor to select $0x71(50k\Omega < R_{ADDR} < 100k\Omega)$ or $0x72(400k\Omega < R_{ADDR} < 500k\Omega)$ . Float this pin to select $0x73$ .                                     |
| SDA      | 14           | I <sup>2</sup> C interface serial data pin. Logic level input/output.                                                                                                                                                                                                                      |
| SCL      | 15           | I <sup>2</sup> C interface serial clock pin. Logic level input.                                                                                                                                                                                                                            |
| /INT     | 16           | The /INT pin is an open-drain output. When an interrupt event happens, the /INT pin is internally pulled low to inform the host about fault condition. After the host reads the interrupt register, the /INT pin is externally pulled high. A $10k\Omega$ pull-up resistor is recommended. |
| ISEN     | 17           | Current sense pin. Connect a $10m\Omega$ resistor $R_{SENSE}$ between VBUS and ISEN to detect source mode output current.                                                                                                                                                                  |
| BS2      | 18           | Boot-strap pin. Supply high side gate driver. Connect a 0.1μF ceramic capacitor between the BS2 and the LX2 pin.                                                                                                                                                                           |



| LX2  | 19,26,27              | Switching node 2.                                                                                                                                                            |
|------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PGND | 28,29,<br>Exposed Pad | Power ground.                                                                                                                                                                |
| VBUS | 20,21,22,23,<br>24,25 | Power input/output pin, decouple this pin to PGND with at least a $10\mu F$ ceramic capacitor. This pin is the power output in source mode and the power input in sink mode. |

# **Block Diagram**



Fig.2 Block Diagram





## **Absolute Maximum Ratings** (Note 1)

Power Dissipation, PD @ TA = 25°C QFN4×4-32 ------ 4W

Package Thermal Resistance (Note 2)

heta  $_{
m JA}$   $_{
m JA}$   $_{
m Z}$ 

Junction Temperature ------ 150°C Lead Temperature (Soldering, 10 sec.) ------ 260°C 

## **Recommended Operating Conditions** (Note 3)

BAT Input Voltage ------4V to 28V VBUS Voltage ------ 4V to 28V 

## **Electrical Characteristics**

 $(V_{BAT} = 12V, V_{VBUS} = 12V, T_A = 25^{\circ}C, unless otherwise specified)$ 

| Parameter                                 | Symbol                  | Test Conditions                                            | Min   | Тур  | Max   | Unit                   |
|-------------------------------------------|-------------------------|------------------------------------------------------------|-------|------|-------|------------------------|
| BAT Voltage Range                         | $V_{BAT}$               |                                                            | 4     |      | 28    | V                      |
| VBUS Voltage Range                        | $V_{BUS}$               |                                                            | 4     |      | 28    | V                      |
| LDO Voltage                               | VCC                     | I <sub>LDO</sub> =50mA                                     | 3.12  | 3.3  | 3.37  | V                      |
| LDO Current Limit                         | $I_{LMT\_LDO}$          |                                                            |       | 100  |       | mA                     |
| LDO Dropout Voltage                       | $V_{DROPOUT}$           | I <sub>LDO</sub> =50mA                                     |       | 250  |       | mV                     |
| Quiescent Current                         | $I_Q$                   | No switching                                               |       | 310  | 410   | μA                     |
| Shutdown Current                          | $I_{\mathrm{SD}}$       | IC is disabled                                             |       | 9.6  | 15.5  | μA                     |
| Feedback Reference Voltage                | $V_{REF}$               | Sink Mode                                                  | 0.97  | 1    | 1.03  | V                      |
| FB Input Current                          | $I_{\mathrm{FB}}$       |                                                            | -50   |      | 50    | nA                     |
| VBUS Voltage Set-point                    | $V_{\mathrm{BUS,SET}}$  | Source mode, VBUS voltage setting register 0x01[5:3]='101' | 11.82 | 12   | 12.18 | V                      |
| VBUS OVP Threshold                        | $V_{BUS,OVP}$           | VBUS OVP point 0x02[4:3]='10'                              |       | 120  |       | % V <sub>BUS,SET</sub> |
| Internal Power MOSFET R <sub>DS(ON)</sub> | R <sub>DS(ON)</sub>     |                                                            |       | 25   |       | mΩ                     |
|                                           | $I_{AVG}$               | 0x03[7:6]='00'                                             |       | 6    |       | A                      |
| Inductor Average Current Limit            |                         | 0x03[7:6]='10'                                             |       | 8    |       | A                      |
|                                           |                         | 0x03[7:6]='11'                                             |       | 10   |       | A                      |
|                                           |                         | 0x03[7:6]='00'                                             | 6.8   | 8.8  | 11.1  | A                      |
| Inductor Peak Current Limit               | $I_{PK}$                | 0x03[7:6]='10'                                             | 8.2   | 10.4 | 12.5  | A                      |
|                                           |                         | 0x03[7:6]='11'                                             | 10.2  | 13.2 | 15.8  | A                      |
| VBUS/BAT Input UVLO<br>Threshold          | $V_{\mathrm{UVLO}}$     |                                                            | 3.3   |      | 3.7   | V                      |
| UVLO Hysteresis                           | V <sub>HYS</sub>        |                                                            |       | 0.2  |       | V                      |
| EN Logic High Threshold                   | $V_{ENH}$               |                                                            | 1.5   |      |       | V                      |
| EN Logic Low Threshold                    | V <sub>ENL</sub>        |                                                            |       |      | 0.5   | V                      |
|                                           |                         | 0x02[7:5]='000'                                            | 9     | 18   | 27    | mV                     |
| VBUS Output Current Limit                 |                         | 0x02[7:5]='001'                                            | 14    | 23   | 32    | mV                     |
| Voltage Threshold                         | $V_{\mathrm{BUS.ILIM}}$ | 0x02[7:5]='010'                                            | 19    | 28   | 37    | mV                     |
| voltage Threshold                         |                         | 0x02[7:5]='011'                                            | 24    | 33   | 41    | mV                     |
|                                           |                         | 0x02[7:5]='100'                                            | 28    | 37   | 46    | mV                     |





|                                       |                     |                                       | 1   |     |     |      |
|---------------------------------------|---------------------|---------------------------------------|-----|-----|-----|------|
|                                       |                     | 0x02[7:5]='101'                       | 38  | 47  | 55  | mV   |
|                                       |                     | 0x02[7:5]='110'                       | 47  | 56  | 65  | mV   |
|                                       |                     | 0x02[7:5]='111'                       | 62  | 66  | 71  | mV   |
| Oscillator Frequency                  | fosc                | 0x01[7:6]='01'                        | 425 | 500 | 575 | kHz  |
| Min On Time                           | t <sub>ON_MIN</sub> |                                       |     | 150 |     | ns   |
| Thermal Shutdown Temperature          | $T_{SD}$            |                                       |     | 150 |     | °C   |
| Thermal Shutdown Hysteresis           | $T_{HYS}$           |                                       |     | 15  |     | °C   |
| Soft-start Time                       | $t_{ss}$            | Source mode,<br>V <sub>VBUS</sub> =5V |     | 1.5 |     | ms   |
| ADC Control                           |                     |                                       |     |     |     |      |
| ADC Resolution                        |                     |                                       |     | 8   |     | Bits |
| ADC Voltage Sense Accuracy            |                     | $V_{BAT}=23V$                         | -5  |     | 5   | %    |
| ADC Current Sense Accuracy            |                     | $V_{VBUS}-V_{ISEN}=71 \text{mV}$      | -15 |     | 15  | %    |
| V <sub>BAT</sub> Full Scale Range     |                     |                                       | 0   |     | 25  | V    |
| V <sub>BUS</sub> Full Scale Range     |                     |                                       | 0   |     | 25  | V    |
| Sense Current Full Scale Range        |                     |                                       | 0   |     | 71  | mV   |
| I <sup>2</sup> C COMPATIBLE INTERFACE |                     |                                       |     |     |     |      |
| Maximum Operating Frequency           |                     |                                       |     | 400 |     | kHz  |
| SDA and SCL Input Logic               | Logic_L             |                                       |     |     | 0.8 | V    |
| Threshold                             | Logic_H             |                                       | 2   |     |     | V    |
| SDA Output Low Voltage                |                     | 3mA sink current                      |     |     | 0.4 | V    |

Note 1: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Note 2**:  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}$ C on a four-layer Silergy Evaluation Board.

**Note 3:** The device is not guaranteed to function outside its operating conditions.



# **Typical Function Description**

# I<sup>2</sup>C Compatible Interface

The SY9329 integrates an I<sup>2</sup>C compatible interface. To ensure compatibility with a wide range of system processors, the I<sup>2</sup>C interface supports clock speeds of up to 400kHz ("Fast-Mode") and uses standard I<sup>2</sup>C commands. The SY9329 always operates as a slave device, and is addressed using a 7-bit slave address followed by an 8<sup>th</sup> bit, which indicates whether the transaction is a read-operation or a write-operation.

## I<sup>2</sup>C Device Address

When communicating with multiple devices using the I<sup>2</sup>C interface, each device must have its own unique address so the host can distinguish between the devices. The most significant 4-bits of the device address is '1110'. The 5<sup>th</sup>,6<sup>th</sup> and 7<sup>th</sup>-bit device address is selected by the ADDR pin.

| ADDR                                   | Device Address |
|----------------------------------------|----------------|
| ADDR short to GND                      | 1110000        |
| $50k\Omega < R_{ADDR} < 100k\Omega$    | 1110001        |
| $400 k\Omega < R_{ADDR} < 500 k\Omega$ | 1110010        |
| Floating or connect to VCC             | 1110011        |

### **START and STOP Conditions**

The START condition is a HIGH to LOW transition of the SDA line while SCL is HIGH. The STOP condition is a LOW to HIGH transition on the SDA line while SCL is HIGH. A STOP condition must be sent before each START condition. The I<sup>2</sup>C master always generates the START and STOP conditions.



### **Data Validity**

The data on the SDA line must be stable during the HIGH period of the SCL, unless generating a START or STOP condition. The HIGH or LOW state of the data line can only change when the clock signal on the SCL line is LOW.



#### **Acknowledge**

Each address and data transmission uses 9-clock pulses. The ninth pulse is the acknowledge bit (ACK). After the

START condition, the master sends 7-slave address bits and an R/W bit during the next 8-clock pulses. During the ninth clock pulse, the device that recognizes its own address holds the data line low to acknowledge. The acknowledge bit is also used by both the master and the slave to acknowledge receipt of register addresses and data.





### **Data Transactions**

All transactions start with a control byte sent from the I<sup>2</sup>C master device. The control byte begins with a START condition, followed by 7-bits of slave address followed by the R/W bit. The R/W bit is 0 for a write or 1 for a read. If any slave devices on the I<sup>2</sup>C bus recognize their address, they will acknowledge by pulling the SDA line low for the last clock cycle in the control byte. If no slaves exist at that address or are not ready to communicate, the data line will be 1, indicating a Not Acknowledge condition. Once the control byte is sent, and the slave acknowledges it, the 2<sup>nd</sup> byte sent by the master must be a register address byte. The register address byte tells the slave which register the master will write or read. Once the slave receives a register address byte it responds with an acknowledge. If a STOP condition is detected after the register address byte is received, the SY9329 takes no further action but storing the register address byte. The register address byte auto increase when multiple date bytes are transited.



| vviile           |                   |                   |          |              |           |
|------------------|-------------------|-------------------|----------|--------------|-----------|
| S SLAVE ADDR + W | A REGISTER A ADDR | DATA1 A           | DATA2 A  | DATAn        | A P       |
| Random Read      |                   |                   |          |              |           |
| S SLAVE ADDR + W | A REGISTER A S    | SLAVE<br>ADDR + R | A DATA1  | A DATA2 A    | DATAn N P |
| S START          | A ACKNOWLE        | DGE               | DRIVEN B | Y THE MASTER |           |
| P STOP           | N NO ACKNOV       | VLEDGE [          | DRIVEN B | Y SLAVE      |           |

# **Register Map:**

| Address | Data                                       | Note            |  |  |  |  |  |
|---------|--------------------------------------------|-----------------|--|--|--|--|--|
| 00      | Control Register 1                         | R/W             |  |  |  |  |  |
| 01      | Control Register 2                         | R/W             |  |  |  |  |  |
| 02      | Protection setting 1                       | R/W             |  |  |  |  |  |
| 03      | Protection setting 2                       | R/W             |  |  |  |  |  |
| 04      | State Register                             | R               |  |  |  |  |  |
| 05      | /INT Register                              | Read then Clear |  |  |  |  |  |
| 06      | BAT Voltage Value Register                 |                 |  |  |  |  |  |
| 07      | VBUS Voltage Value Register R              |                 |  |  |  |  |  |
| 08      | VBUS Output Current Sense Voltage Register |                 |  |  |  |  |  |



## Control Register1 (0x00)

| Name                | # of Bits | Access | Default | Description                                      |
|---------------------|-----------|--------|---------|--------------------------------------------------|
| Regulator Enable    | 7         | R/W    | 0       | 0:Disable                                        |
|                     |           |        |         | 1:Enable                                         |
|                     | 6         | R/W    | 0       | 000:10.2V[12V Car Battery]                       |
|                     | · ·       | 10 11  | Ü       | 001:10.7V[12V Car Battery]                       |
|                     |           |        |         | 010:11.2V [12V Car Battery]                      |
| Low Battery Voltage | 5         | R/W    | 0       | 011:11.7V [12V Car battery]                      |
| Setting             |           |        |         | 100: 22.0V [24V Car Battery]                     |
|                     |           |        |         | 101: 22.5V [24V Car Battery]                     |
|                     | 4         | R/W    | 0       | 110: 23V [24V Car Battery]                       |
|                     |           |        |         | 111:23.5V [24V Car Battery]                      |
| ADC ON/OFF          | 3         | R/W    | 0       | 0:Inactive; 1:Active                             |
| ADC Mode Select     | 2         | R/W    | 0       | 0: Single detect mode; 1: Auto detect mode       |
| VBUS Discharge      | 1         | R/W    | 0       | 0: Active discharge when regulator is disabled   |
| Control             | _         |        |         | 1: Inactive discharge when regulator is disabled |
| Reserved            | 0         | R/W    | 0       |                                                  |

# Control Register2 (0x01)

| Name                 | # of Bits | Access | Default | Description                                                        |
|----------------------|-----------|--------|---------|--------------------------------------------------------------------|
|                      | 7         | R/W    | 1       | 00: 250KHz                                                         |
| Switching Frequency  |           |        |         | 01: 500KHz                                                         |
|                      | 6         | R/W    | 1       | 10: 750KHz                                                         |
|                      |           |        |         | 11: 1MHz                                                           |
|                      | _         | D /III |         | 000:5V                                                             |
|                      | 5         | R/W    | 0       | 001:5V                                                             |
|                      |           |        |         | 010:5V                                                             |
|                      | 4         | R/W    | 0       | 011:7V                                                             |
| VBUS Voltage Setting |           |        |         | 100:9V                                                             |
|                      |           |        |         | 101:12V                                                            |
|                      | 3         | R/W    | 0       | 110:15V                                                            |
|                      | 3         | 10, 44 |         | 111: 20V                                                           |
|                      |           |        |         | If 0x00[7]='0', this bit is reset to '0' and cannot be overwritten |
|                      | 2         | R/W    | 0       | 000: -2.5%                                                         |
|                      | 2         | K/ W   | 0       | 001: -1.25%                                                        |
|                      |           |        |         | 010: ±0%                                                           |
| VBUS Voltage Adjust  | 1         | R/W    | 1       | 011: +1.25%                                                        |
| = 12 , orange rayuse |           |        |         | 100:+2.5%                                                          |
|                      |           |        |         | 101: +3.75%                                                        |
|                      | 0         | R/W    | 0       | 110:+5%                                                            |
|                      |           |        |         | 111:+6.25%                                                         |



## Protection setting 1 (0x02)

| Name                | # of Bits | Access | Default | Description                  |
|---------------------|-----------|--------|---------|------------------------------|
|                     |           |        |         | 000: 18mV                    |
|                     |           |        |         | 001: 23mV                    |
| VBUS Output Current |           |        |         | 010: 28mV                    |
| Limit               | 7.5       | R/W    | 011     | 011: 33mV                    |
| Voltage Threshold   | 7:5       | K/W    | 011     | 100: 37mV                    |
| (Source mode)       |           |        |         | 101: 47mV                    |
|                     |           |        |         | 110: 56mV                    |
|                     |           |        |         | 111: 66mV                    |
|                     | 4         | R/W    | 1       | 00:110% V <sub>BUS,SET</sub> |
| VBUS OVP Threshold  | ·         |        |         | 01:115% V <sub>BUS,SET</sub> |
| VBOS OVI Threshold  | 3         | R/W    | 0       | 10:120% V <sub>BUS,SET</sub> |
|                     | 3         | 10 ,,  | Ü       | 11:125% V <sub>BUS,SET</sub> |
|                     | 2         | R/W    | 1       | 00:50% V <sub>BUS,SET</sub>  |
| VBUS UVP Threshold  |           |        |         | 01:60% V <sub>BUS,SET</sub>  |
| VBOS OVE THIESHOID  | 1         | R/W    | 0       | 10:70% V <sub>BUS,SET</sub>  |
|                     | 1         | 10,11  | Ŭ       | 11:80% V <sub>BUS,SET</sub>  |
| Reserved            | 0         | R/W    | 0       |                              |

**Protection setting 2 (0x03)** 

| Name                              | # of Bits | Access | Default | Description                                                        |
|-----------------------------------|-----------|--------|---------|--------------------------------------------------------------------|
|                                   | 7         | R/W    | 0       | 00: 6A                                                             |
| Inductor Average                  |           |        |         | 01: 6A                                                             |
| Current Limit Setting             | 6         | R/W    | 0       | 10: 8A                                                             |
|                                   |           |        |         | 11: 10A                                                            |
| Inductor Average<br>Current Limit | 5         | R/W    | 0       | 0: Latch off: 0x00[7] is reset to '0'                              |
| Protection Mode                   |           |        |         | 1: Auto recover: 0x01[5:3] is reset to '000'                       |
| VBUS Under Voltage                | 4         | R/W    | 0       | 0: Latch off: 0x00[7] is reset to '0'                              |
| Protection Mode                   | 4         | 10 11  |         | 1: Auto recover: hiccup mode, 0x01[5:3] is reset to '000'          |
| Over Temperature                  | 3         | R/W    | 0       | 0: Latch off: 0x00[7] is reset to '0'                              |
| Protection Mode                   | 3         | 10 11  |         | 1: Auto recover, 0x01[5:3] is reset to '000'                       |
|                                   |           |        |         | 0: Source mode                                                     |
| Bidirectional Mode                | 2         | R/W    | 0       | 1: Sink mode                                                       |
|                                   |           |        |         | If 0x00[7]='0', this bit is reset to '0' and cannot be overwritten |
| Reserved                          | 1         | R/W    | 0       |                                                                    |
| Reserved                          | 0         | R/W    | 0       |                                                                    |



State Register (0x04)

| Name                         | # of Bits | Access | Description                                                             |  |  |
|------------------------------|-----------|--------|-------------------------------------------------------------------------|--|--|
| Power Good State             | 7         | R      | 0: Power is not in good range 1: Power good (feedback is 90%~120% Vref) |  |  |
| BAT/VBUS Voltage<br>Relation | 6         | R      | 0:BAT voltage > VBUS voltage<br>1: BAT voltage < VBUS voltage           |  |  |
| BAT Power State              | 5         | R      | 0: Normal 1: Low BAT voltage                                            |  |  |
| Reserved                     | 4:0       | R      |                                                                         |  |  |

**Interrupt Register (0x05)** 

| Interrupt Register (0x05)      |           |                    |                                     |  |
|--------------------------------|-----------|--------------------|-------------------------------------|--|
| Name                           | # of Bits | Access             | Description                         |  |
| ADC Data Ready                 | 7         | Read then<br>Clear | 0: None 1: Data ready               |  |
| VBUS Over Current<br>Limit     | 6         | Read then<br>Clear | 0: Normal 1:VBUS output current OCP |  |
| Inductor Current<br>Protection | 5         | Read then<br>Clear | 0: Normal 1: Inductor OCP           |  |
| VBUS UVP                       | 4         | Read then<br>Clear | 0: Normal<br>1:UVP                  |  |
| Over Temperature<br>Protection | 3         | Read then<br>Clear | 0: Normal 1: OTP                    |  |
| Reserved                       | 2:0       | Read then<br>Clear |                                     |  |

**BAT Voltage Register (0x06)** 

| Name              | # of Bits | Access | Description                      |
|-------------------|-----------|--------|----------------------------------|
| BAT Voltage Value | 7:0       | R      | 00000000: 0V<br>00000001: 0.098V |
|                   |           |        | <br>11111111: 25V                |

VBUS Voltage Register (0x07)

| Name               | # of Bits | Access | Description                                           |
|--------------------|-----------|--------|-------------------------------------------------------|
| VBUS Voltage Value | 7:0       | R      | 00000000: 0V<br>00000001: 0.098V<br><br>11111111: 25V |





VBUS Output Current Sense Voltage Register (0x08)

| 12000000000000                       |           |        | 5                                  |
|--------------------------------------|-----------|--------|------------------------------------|
| Name                                 | # of Bits | Access | Description                        |
| VBUS Output Current<br>Sense Voltage | 7:0       | R      | 00000000: 0mV<br>00000001: 0.278mV |
|                                      |           |        | <br>11111111: 71mV                 |



# **Typical Performance Characteristics**















# Short Circuit Test (Auto Recover) $(V_{BAT}=20V, V_{VBUS}=20V, R_{LOAD}=6.7\Omega)$



Time (2s/div)



Time (2ms/div)



Time (2µs/div)

# Regulator Enable (V<sub>BAT</sub>=20V,V<sub>VBUS</sub>=5V,I<sub>LOAD</sub>=3A)



Time (2ms/div)

# Output Ripple (V<sub>BAT</sub>=12V,V<sub>VBUS</sub>=15V,I<sub>LOAD</sub>=2A)



Time (2µs/div)



Time (2µs/div)



# **Application Information**

## <u>Bidirectional Buck-Boost Regulator Operation</u> <u>Mode</u>

The SY9329 is a bidirectional device which can be operated under both source mode and sink mode. 0x03[2]=0' selects source mode while 0x03[2]=1' selects sink mode.

Under source mode, which is also the default mode, the BAT pin is connected to the power input and the VBUS pin is the power output. The output voltage  $V_{VBUS}$  is configured by 'VBUS Voltage Setting' register 0x01[5:3]. Once the 'Regulator Enable' bit is cleared (0x00[7]='0'), operation mode will be reset to source mode(0x03[2] is reset to '0' and cannot be overwritten ).

Under sink mode, the VBUS pin is connected to the power input, the BAT pin is the power output and the FB pin is the feedback input. The output voltage  $V_{BAT}$  is programmed by external voltage divider (see Fig. 3) with the 1V internal voltage reference as given in equation (1).

$$V_{BAT} = 1V \times \frac{R_{TOP} + R_{BOT}}{R_{BOT}}$$

$$C_{BAT} = R_{TOP}$$

$$R_{ROT} = R_{TOP}$$

$$R_{ROT} = R_{BOT}$$

$$R_{ROT} = R_{BOT}$$

$$R_{BOT} = R_{BOT}$$

Fig3. Schematic of V<sub>BAT</sub> under Sink Mode

#### Interrupt

When an interrupt event happens, the open drain /INT pin is pulled low to inform the host. After the host reads the interrupt register, the /INT pin will be pulled high by external pull-up resistor.



Fig4. Description of Interrupt Function

## **Under Voltage Protection**

The SY9329 activates UVP(under voltage protection) function when output short occurs. There are two UVP protection modes. One is latch off operation by setting 0x03[4]=0', the other is auto recover operation with 0x03[4]=1'.

**Latch off operation:** Once the output voltage is lower than UVP threshold for 1ms, the regulator will be disabled(0x00[7]=0').

Auto recover operation (hiccup mode): When output voltage is lower than UVP threshold for 1ms, and the device will shut down for approximately 2.6s. The device will then restart with a complete soft-start cycle. If the short circuit condition remains another 'hiccup' cycle of shutdown and restart will continue indefinitely unless the OTP threshold is reached.

In applications where the wire length from the output of SY9329 to the load is relative long, the parasitic inductance of the wire,  $L_{\rm WIRE}$ , can't be neglected. If short circuit event happens on the load side, the energy stored in the  $L_{\rm WIRE}$  will reversely charge the output capacitor, and cause high negative voltage on  $C_{\rm OUT}$ . This may cause potential risk to the safe operating of the IC when negative voltage exceeds -0.7V. To avoid this happening, a Schottky diode in parallel with  $C_{\rm OUT}$  can be used as show below. Same solution can be employed when IC works under sink mode, and VBAT will be shorted.



## **Average Inductor Current Limit**

When average inductor current is greater than the threshold, the internal control loop will regulate the average inductor current by decreasing duty cycle. Both latch off operation and auto recover operation are provided by the device: 0x03[5]=0 enters latch off operation, and 0x03[5]=1 enters auto recover operation.

**Latch off operation:** When average inductor current exceeds a certain threshold for 1ms, the regulator is disabled(0x00[7]='0').

**Auto recover operation:** The device will regulate the average inductor current to the setting value. IC



resumes normal operation when the fault condition is removed.

#### **VBUS Output Current Limit**

The SY9329 provides a function for VBUS output current limit by sensing the voltage drop between VBUS pin and ISEN pin (as shown in fig.5). Once the voltage difference ( $V_{VBUS}$ - $V_{ISEN}$ ) exceeds the voltage threshold, which can be configured by register 0x02[7:5], the internal control loop will regulate the output current by decreasing duty cycle until UVP or OTP is triggered. Noticing that the effects of  $R_{PIN}$  and  $R_{WIRE}$  cannot be ignored, the actual limit current  $I_{LIMIT}$  can be calculated as given in Equation (2):

$$I_{LIMIT} = \frac{V_{VBUS} - V_{ISEN}}{R_{SENSE} + R_{PIN} + R_{WRIE}}$$
(2)

where  $R_{PIN} \approx 1.65 \text{m}\Omega$ .

R<sub>WIRE</sub> depends on PCB layout.



Fig5. Description of VBUS Output Current Limit

Note: The VBUS output current limit only functions under source mode, after finishing soft-start.

#### **Over Temperature Protection**

The device provides two protection modes for OTP(over temperature protection). If 0x03[5]=0', it selects latch off operation , and if 0x03[3]=1' , it is auto recover operation

**Latch off operation:** The regulator is disabled when the junction temperature exceeds  $150^{\circ}$ C.

**Auto recover operation:** The regulator stops switching when the junction temperature exceeds  $150^{\circ}$ C. Once the junction temperature falls below  $135^{\circ}$ C, the device will resume operation.

## **Device Enable**

When the device is enabled, LDO is turned on, and then I<sup>2</sup>C interface is fully functional. The device can be enabled when BAT voltage is above 3.5V and EN voltage is greater than 1.2V, or VBUS voltage exceeds 3.5V (see Fig. 6). To disable the device, the regulator should be disabled through I<sup>2</sup>C first, and then the device will automatically discharge VBUS. After VBUS falls below 3.5 V, pull EN low to totally disable the device.



Fig6. Description of IC Enable Function



# QFN4×4-32 Package Outline Drawing





**Top View** 

**Bottom View** 



**Side View** 

Recommended PCB layout (Reference only)

Notes: All dimension in millimeter and exclude mold flash & metal burr.

0-0.05



# **Taping & Reel Specification**

# 1. Taping orientation

QFN4×4



Feeding direction ——

# 2. Carrier Tape & Reel specification for packages



| Package type | Tape width | Pocket    | Reel size | Trailer *  | Leader *    | Qty per reel |
|--------------|------------|-----------|-----------|------------|-------------|--------------|
|              | (mm)       | pitch(mm) | (Inch)    | length(mm) | length (mm) | (pcs)        |
| QFN4×4       | 12         | 8         | 13"       | 400        | 400         | 5000         |



# **Revision History**

The revision history provided is for informational purpose only and is believed to be accurate, however, not warranted. Please make sure that you have the latest revision.

| Date         | Revision       | Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |  |  |  |  |  |
|--------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|--|--|--|
| Mar.15, 2021 | Revision 0.9E  | Add UL certification in Features (page1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |   |  |  |  |  |  |
| Apr.23, 2019 | Revision 0.9D  | Add "Dynamic LX voltage" in Absolute Maximum Ratings (Page 4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |  |  |  |  |  |
| Feb5, 2018   | Revision 0.9C  | <ol> <li>Add "Important Notice" in last page and change the logo and foot note with copyright.</li> <li>Update in EC table: Change</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |  |  |  |  |  |
|              |                | Inductor Average Current Limit   I <sub>AVG</sub>   0x03[7:6]='00'   \varphi   6\varphi   \varphi   A\varphi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | , |  |  |  |  |  |
|              |                | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 9 |  |  |  |  |  |
|              |                | 0x03[7:6]='00'+ + 6+ + A+                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   |  |  |  |  |  |
|              |                | Inductor Average Current Limit   IAVG   0x03[7:6]=10'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |  |  |  |  |  |
|              |                | 0x03[7:6]=11° ° 10° ° A° 0x03[7:6]=00° ° 6.8° 8.8° 11.1° A°                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |  |  |  |  |  |
|              |                | Inductor Peak Current Limit   I <sub>PK</sub>   0x03[7:6]='10'   8.2   10.4   12.5   A   0x03[7:6]='11'   10.2   13.2   15.8   A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |  |  |  |  |  |
|              |                | of SY9329 to the load is relative long, the parasitic inductance of the wire, L <sub>WIRE</sub> , can't be neglected. If short circuit event happens on the load side, the energy stored in the L <sub>WIRE</sub> will reversely charge the output capacitor, and cause high negative voltage on C <sub>OUT</sub> . This may cause potential risk to the safe operating of the IC when negative voltage exceeds -0.7V. To avoid this happening, a Schottky diode in parallel with C <sub>OUT</sub> can be used as show below. Same solution can be employed when IC works under sink mode, and VBAT will be shorted. |   |  |  |  |  |  |
| Aug 31, 2016 | Revision 0.9A  | Delete the force PWM operation (update Register1-bit 0 to Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   |  |  |  |  |  |
|              | KCVISIOII 0.9A | Delete the force I www operation (update Register) bit o to Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |  |  |  |  |  |

SY9329



#### IMPORTANT NOTICE

- 1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.
- 2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.
- 3. **Limited warranty and liability.** Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.
- 4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.
- 5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.
- 6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

© 2021 Silergy Corp.

All Rights Reserved.